Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T7
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 607171973 3188292 0 0
gen_wmask[1].MaskCheckPortA_A 607171973 3188292 0 0
gen_wmask[2].MaskCheckPortA_A 607171973 3188292 0 0
gen_wmask[3].MaskCheckPortA_A 607171973 3188292 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 607171973 3188292 0 0
T1 420076 4298 0 0
T2 199611 0 0 0
T3 197359 832 0 0
T4 28853 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 177931 832 0 0
T8 2565 0 0 0
T9 33669 832 0 0
T10 802793 21210 0 0
T11 2096 832 0 0
T12 382164 13010 0 0
T13 0 12689 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 66 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 607171973 3188292 0 0
T1 420076 4298 0 0
T2 199611 0 0 0
T3 197359 832 0 0
T4 28853 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 177931 832 0 0
T8 2565 0 0 0
T9 33669 832 0 0
T10 802793 21210 0 0
T11 2096 832 0 0
T12 382164 13010 0 0
T13 0 12689 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 66 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 607171973 3188292 0 0
T1 420076 4298 0 0
T2 199611 0 0 0
T3 197359 832 0 0
T4 28853 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 177931 832 0 0
T8 2565 0 0 0
T9 33669 832 0 0
T10 802793 21210 0 0
T11 2096 832 0 0
T12 382164 13010 0 0
T13 0 12689 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 66 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 607171973 3188292 0 0
T1 420076 4298 0 0
T2 199611 0 0 0
T3 197359 832 0 0
T4 28853 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 177931 832 0 0
T8 2565 0 0 0
T9 33669 832 0 0
T10 802793 21210 0 0
T11 2096 832 0 0
T12 382164 13010 0 0
T13 0 12689 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 66 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 469534541 2048113 0 0
gen_wmask[1].MaskCheckPortA_A 469534541 2048113 0 0
gen_wmask[2].MaskCheckPortA_A 469534541 2048113 0 0
gen_wmask[3].MaskCheckPortA_A 469534541 2048113 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 469534541 2048113 0 0
T1 217150 1617 0 0
T2 171583 0 0 0
T3 100658 832 0 0
T4 20597 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 90303 832 0 0
T8 2349 0 0 0
T9 23418 832 0 0
T10 669993 12616 0 0
T11 0 832 0 0
T12 0 9152 0 0
T13 0 8519 0 0
T28 0 62 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 469534541 2048113 0 0
T1 217150 1617 0 0
T2 171583 0 0 0
T3 100658 832 0 0
T4 20597 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 90303 832 0 0
T8 2349 0 0 0
T9 23418 832 0 0
T10 669993 12616 0 0
T11 0 832 0 0
T12 0 9152 0 0
T13 0 8519 0 0
T28 0 62 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 469534541 2048113 0 0
T1 217150 1617 0 0
T2 171583 0 0 0
T3 100658 832 0 0
T4 20597 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 90303 832 0 0
T8 2349 0 0 0
T9 23418 832 0 0
T10 669993 12616 0 0
T11 0 832 0 0
T12 0 9152 0 0
T13 0 8519 0 0
T28 0 62 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 469534541 2048113 0 0
T1 217150 1617 0 0
T2 171583 0 0 0
T3 100658 832 0 0
T4 20597 832 0 0
T5 870 0 0 0
T6 1360 0 0 0
T7 90303 832 0 0
T8 2349 0 0 0
T9 23418 832 0 0
T10 669993 12616 0 0
T11 0 832 0 0
T12 0 9152 0 0
T13 0 8519 0 0
T28 0 62 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T10,T12
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T10,T12
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 137637432 1140179 0 0
gen_wmask[1].MaskCheckPortA_A 137637432 1140179 0 0
gen_wmask[2].MaskCheckPortA_A 137637432 1140179 0 0
gen_wmask[3].MaskCheckPortA_A 137637432 1140179 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 137637432 1140179 0 0
T1 202926 2681 0 0
T2 28028 0 0 0
T3 96701 0 0 0
T4 8256 0 0 0
T7 87628 0 0 0
T8 216 0 0 0
T9 10251 0 0 0
T10 132800 8594 0 0
T11 2096 0 0 0
T12 382164 3858 0 0
T13 0 4170 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 4 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 137637432 1140179 0 0
T1 202926 2681 0 0
T2 28028 0 0 0
T3 96701 0 0 0
T4 8256 0 0 0
T7 87628 0 0 0
T8 216 0 0 0
T9 10251 0 0 0
T10 132800 8594 0 0
T11 2096 0 0 0
T12 382164 3858 0 0
T13 0 4170 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 4 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 137637432 1140179 0 0
T1 202926 2681 0 0
T2 28028 0 0 0
T3 96701 0 0 0
T4 8256 0 0 0
T7 87628 0 0 0
T8 216 0 0 0
T9 10251 0 0 0
T10 132800 8594 0 0
T11 2096 0 0 0
T12 382164 3858 0 0
T13 0 4170 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 4 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 137637432 1140179 0 0
T1 202926 2681 0 0
T2 28028 0 0 0
T3 96701 0 0 0
T4 8256 0 0 0
T7 87628 0 0 0
T8 216 0 0 0
T9 10251 0 0 0
T10 132800 8594 0 0
T11 2096 0 0 0
T12 382164 3858 0 0
T13 0 4170 0 0
T16 0 9184 0 0
T27 0 8719 0 0
T28 0 4 0 0
T29 0 4309 0 0
T30 0 3748 0 0
T31 0 8203 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%