Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T7,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T9 |
1 | 0 | Covered | T3,T7,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
19980335 |
0 |
0 |
T3 |
96701 |
92 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
48 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
5897 |
0 |
0 |
T10 |
132800 |
249041 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
32762 |
0 |
0 |
T13 |
683589 |
185766 |
0 |
0 |
T15 |
0 |
37948 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
T29 |
0 |
32301 |
0 |
0 |
T30 |
0 |
33660 |
0 |
0 |
T40 |
0 |
16388 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
19980335 |
0 |
0 |
T3 |
96701 |
92 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
48 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
5897 |
0 |
0 |
T10 |
132800 |
249041 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
32762 |
0 |
0 |
T13 |
683589 |
185766 |
0 |
0 |
T15 |
0 |
37948 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
T29 |
0 |
32301 |
0 |
0 |
T30 |
0 |
33660 |
0 |
0 |
T40 |
0 |
16388 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Covered | T3,T7,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T7,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T9 |
1 | 0 | Covered | T3,T7,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
20974100 |
0 |
0 |
T3 |
96701 |
88 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
44 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
6312 |
0 |
0 |
T10 |
132800 |
261923 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
34021 |
0 |
0 |
T13 |
683589 |
193922 |
0 |
0 |
T15 |
0 |
40464 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
T29 |
0 |
33784 |
0 |
0 |
T30 |
0 |
34822 |
0 |
0 |
T40 |
0 |
17246 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
20974100 |
0 |
0 |
T3 |
96701 |
88 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
44 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
6312 |
0 |
0 |
T10 |
132800 |
261923 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
34021 |
0 |
0 |
T13 |
683589 |
193922 |
0 |
0 |
T15 |
0 |
40464 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
T29 |
0 |
33784 |
0 |
0 |
T30 |
0 |
34822 |
0 |
0 |
T40 |
0 |
17246 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
110471038 |
0 |
0 |
T3 |
96701 |
96480 |
0 |
0 |
T4 |
8256 |
8256 |
0 |
0 |
T7 |
87628 |
87628 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
9952 |
0 |
0 |
T10 |
132800 |
122932 |
0 |
0 |
T11 |
2096 |
2096 |
0 |
0 |
T12 |
382164 |
379566 |
0 |
0 |
T13 |
683589 |
575565 |
0 |
0 |
T14 |
0 |
33116 |
0 |
0 |
T15 |
0 |
140936 |
0 |
0 |
T28 |
2336 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T10,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T10,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T10,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T10,T13 |
1 | 0 | 1 | Covered | T1,T10,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T10,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T10,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T10,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T10,T13 |
1 | 0 | Covered | T1,T10,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T10,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T10,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
6031858 |
0 |
0 |
T1 |
202926 |
50423 |
0 |
0 |
T2 |
28028 |
0 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
29910 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
32210 |
0 |
0 |
T16 |
0 |
74487 |
0 |
0 |
T28 |
0 |
1942 |
0 |
0 |
T29 |
0 |
37324 |
0 |
0 |
T30 |
0 |
40880 |
0 |
0 |
T31 |
0 |
14316 |
0 |
0 |
T44 |
0 |
5103 |
0 |
0 |
T49 |
0 |
38878 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
25822644 |
0 |
0 |
T1 |
202926 |
197464 |
0 |
0 |
T2 |
28028 |
27840 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
216 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
88664 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
99272 |
0 |
0 |
T16 |
0 |
262672 |
0 |
0 |
T28 |
0 |
2336 |
0 |
0 |
T29 |
0 |
224424 |
0 |
0 |
T30 |
0 |
106112 |
0 |
0 |
T31 |
0 |
49072 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
25822644 |
0 |
0 |
T1 |
202926 |
197464 |
0 |
0 |
T2 |
28028 |
27840 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
216 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
88664 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
99272 |
0 |
0 |
T16 |
0 |
262672 |
0 |
0 |
T28 |
0 |
2336 |
0 |
0 |
T29 |
0 |
224424 |
0 |
0 |
T30 |
0 |
106112 |
0 |
0 |
T31 |
0 |
49072 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
25822644 |
0 |
0 |
T1 |
202926 |
197464 |
0 |
0 |
T2 |
28028 |
27840 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
216 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
88664 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
99272 |
0 |
0 |
T16 |
0 |
262672 |
0 |
0 |
T28 |
0 |
2336 |
0 |
0 |
T29 |
0 |
224424 |
0 |
0 |
T30 |
0 |
106112 |
0 |
0 |
T31 |
0 |
49072 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
6031858 |
0 |
0 |
T1 |
202926 |
50423 |
0 |
0 |
T2 |
28028 |
0 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
29910 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
32210 |
0 |
0 |
T16 |
0 |
74487 |
0 |
0 |
T28 |
0 |
1942 |
0 |
0 |
T29 |
0 |
37324 |
0 |
0 |
T30 |
0 |
40880 |
0 |
0 |
T31 |
0 |
14316 |
0 |
0 |
T44 |
0 |
5103 |
0 |
0 |
T49 |
0 |
38878 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T10,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T10,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T10,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T10,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T10,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T10,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
193969 |
0 |
0 |
T1 |
202926 |
1617 |
0 |
0 |
T2 |
28028 |
0 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
968 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
1031 |
0 |
0 |
T16 |
0 |
2393 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T29 |
0 |
1202 |
0 |
0 |
T30 |
0 |
1317 |
0 |
0 |
T31 |
0 |
462 |
0 |
0 |
T44 |
0 |
164 |
0 |
0 |
T49 |
0 |
1248 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
25822644 |
0 |
0 |
T1 |
202926 |
197464 |
0 |
0 |
T2 |
28028 |
27840 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
216 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
88664 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
99272 |
0 |
0 |
T16 |
0 |
262672 |
0 |
0 |
T28 |
0 |
2336 |
0 |
0 |
T29 |
0 |
224424 |
0 |
0 |
T30 |
0 |
106112 |
0 |
0 |
T31 |
0 |
49072 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
25822644 |
0 |
0 |
T1 |
202926 |
197464 |
0 |
0 |
T2 |
28028 |
27840 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
216 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
88664 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
99272 |
0 |
0 |
T16 |
0 |
262672 |
0 |
0 |
T28 |
0 |
2336 |
0 |
0 |
T29 |
0 |
224424 |
0 |
0 |
T30 |
0 |
106112 |
0 |
0 |
T31 |
0 |
49072 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
25822644 |
0 |
0 |
T1 |
202926 |
197464 |
0 |
0 |
T2 |
28028 |
27840 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
216 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
88664 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
99272 |
0 |
0 |
T16 |
0 |
262672 |
0 |
0 |
T28 |
0 |
2336 |
0 |
0 |
T29 |
0 |
224424 |
0 |
0 |
T30 |
0 |
106112 |
0 |
0 |
T31 |
0 |
49072 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137637432 |
193969 |
0 |
0 |
T1 |
202926 |
1617 |
0 |
0 |
T2 |
28028 |
0 |
0 |
0 |
T3 |
96701 |
0 |
0 |
0 |
T4 |
8256 |
0 |
0 |
0 |
T7 |
87628 |
0 |
0 |
0 |
T8 |
216 |
0 |
0 |
0 |
T9 |
10251 |
0 |
0 |
0 |
T10 |
132800 |
968 |
0 |
0 |
T11 |
2096 |
0 |
0 |
0 |
T12 |
382164 |
0 |
0 |
0 |
T13 |
0 |
1031 |
0 |
0 |
T16 |
0 |
2393 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T29 |
0 |
1202 |
0 |
0 |
T30 |
0 |
1317 |
0 |
0 |
T31 |
0 |
462 |
0 |
0 |
T44 |
0 |
164 |
0 |
0 |
T49 |
0 |
1248 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T10,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
2980886 |
0 |
0 |
T3 |
100658 |
832 |
0 |
0 |
T4 |
20597 |
832 |
0 |
0 |
T5 |
870 |
0 |
0 |
0 |
T6 |
1360 |
0 |
0 |
0 |
T7 |
90303 |
832 |
0 |
0 |
T8 |
2349 |
0 |
0 |
0 |
T9 |
23418 |
832 |
0 |
0 |
T10 |
669993 |
20687 |
0 |
0 |
T11 |
8978 |
834 |
0 |
0 |
T12 |
197212 |
9152 |
0 |
0 |
T13 |
0 |
19197 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
469445528 |
0 |
0 |
T1 |
217150 |
217056 |
0 |
0 |
T2 |
171583 |
171483 |
0 |
0 |
T3 |
100658 |
100588 |
0 |
0 |
T4 |
20597 |
20502 |
0 |
0 |
T5 |
870 |
786 |
0 |
0 |
T6 |
1360 |
1274 |
0 |
0 |
T7 |
90303 |
90231 |
0 |
0 |
T8 |
2349 |
2299 |
0 |
0 |
T9 |
23418 |
23362 |
0 |
0 |
T10 |
669993 |
669986 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
469445528 |
0 |
0 |
T1 |
217150 |
217056 |
0 |
0 |
T2 |
171583 |
171483 |
0 |
0 |
T3 |
100658 |
100588 |
0 |
0 |
T4 |
20597 |
20502 |
0 |
0 |
T5 |
870 |
786 |
0 |
0 |
T6 |
1360 |
1274 |
0 |
0 |
T7 |
90303 |
90231 |
0 |
0 |
T8 |
2349 |
2299 |
0 |
0 |
T9 |
23418 |
23362 |
0 |
0 |
T10 |
669993 |
669986 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
469445528 |
0 |
0 |
T1 |
217150 |
217056 |
0 |
0 |
T2 |
171583 |
171483 |
0 |
0 |
T3 |
100658 |
100588 |
0 |
0 |
T4 |
20597 |
20502 |
0 |
0 |
T5 |
870 |
786 |
0 |
0 |
T6 |
1360 |
1274 |
0 |
0 |
T7 |
90303 |
90231 |
0 |
0 |
T8 |
2349 |
2299 |
0 |
0 |
T9 |
23418 |
23362 |
0 |
0 |
T10 |
669993 |
669986 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
2980886 |
0 |
0 |
T3 |
100658 |
832 |
0 |
0 |
T4 |
20597 |
832 |
0 |
0 |
T5 |
870 |
0 |
0 |
0 |
T6 |
1360 |
0 |
0 |
0 |
T7 |
90303 |
832 |
0 |
0 |
T8 |
2349 |
0 |
0 |
0 |
T9 |
23418 |
832 |
0 |
0 |
T10 |
669993 |
20687 |
0 |
0 |
T11 |
8978 |
834 |
0 |
0 |
T12 |
197212 |
9152 |
0 |
0 |
T13 |
0 |
19197 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
469445528 |
0 |
0 |
T1 |
217150 |
217056 |
0 |
0 |
T2 |
171583 |
171483 |
0 |
0 |
T3 |
100658 |
100588 |
0 |
0 |
T4 |
20597 |
20502 |
0 |
0 |
T5 |
870 |
786 |
0 |
0 |
T6 |
1360 |
1274 |
0 |
0 |
T7 |
90303 |
90231 |
0 |
0 |
T8 |
2349 |
2299 |
0 |
0 |
T9 |
23418 |
23362 |
0 |
0 |
T10 |
669993 |
669986 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
469445528 |
0 |
0 |
T1 |
217150 |
217056 |
0 |
0 |
T2 |
171583 |
171483 |
0 |
0 |
T3 |
100658 |
100588 |
0 |
0 |
T4 |
20597 |
20502 |
0 |
0 |
T5 |
870 |
786 |
0 |
0 |
T6 |
1360 |
1274 |
0 |
0 |
T7 |
90303 |
90231 |
0 |
0 |
T8 |
2349 |
2299 |
0 |
0 |
T9 |
23418 |
23362 |
0 |
0 |
T10 |
669993 |
669986 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
469445528 |
0 |
0 |
T1 |
217150 |
217056 |
0 |
0 |
T2 |
171583 |
171483 |
0 |
0 |
T3 |
100658 |
100588 |
0 |
0 |
T4 |
20597 |
20502 |
0 |
0 |
T5 |
870 |
786 |
0 |
0 |
T6 |
1360 |
1274 |
0 |
0 |
T7 |
90303 |
90231 |
0 |
0 |
T8 |
2349 |
2299 |
0 |
0 |
T9 |
23418 |
23362 |
0 |
0 |
T10 |
669993 |
669986 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469534541 |
0 |
0 |
0 |