Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
20731665 |
0 |
0 |
T1 |
162437 |
11310 |
0 |
0 |
T3 |
427254 |
38161 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
59870 |
0 |
0 |
T7 |
334758 |
31580 |
0 |
0 |
T8 |
55681 |
49462 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
40561 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
0 |
40349 |
0 |
0 |
T14 |
0 |
81866 |
0 |
0 |
T24 |
0 |
18 |
0 |
0 |
T26 |
0 |
17023 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
20731665 |
0 |
0 |
T1 |
162437 |
11310 |
0 |
0 |
T3 |
427254 |
38161 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
59870 |
0 |
0 |
T7 |
334758 |
31580 |
0 |
0 |
T8 |
55681 |
49462 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
40561 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
0 |
40349 |
0 |
0 |
T14 |
0 |
81866 |
0 |
0 |
T24 |
0 |
18 |
0 |
0 |
T26 |
0 |
17023 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
21790848 |
0 |
0 |
T1 |
162437 |
11701 |
0 |
0 |
T3 |
427254 |
39689 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
62170 |
0 |
0 |
T7 |
334758 |
32957 |
0 |
0 |
T8 |
55681 |
51142 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
42376 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
0 |
41898 |
0 |
0 |
T14 |
0 |
84542 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T26 |
0 |
17966 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
21790848 |
0 |
0 |
T1 |
162437 |
11701 |
0 |
0 |
T3 |
427254 |
39689 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
62170 |
0 |
0 |
T7 |
334758 |
32957 |
0 |
0 |
T8 |
55681 |
51142 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
42376 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
0 |
41898 |
0 |
0 |
T14 |
0 |
84542 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T26 |
0 |
17966 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
116974087 |
0 |
0 |
T1 |
162437 |
161038 |
0 |
0 |
T3 |
427254 |
425050 |
0 |
0 |
T4 |
6607 |
0 |
0 |
0 |
T6 |
473929 |
470331 |
0 |
0 |
T7 |
334758 |
333257 |
0 |
0 |
T8 |
55681 |
55542 |
0 |
0 |
T9 |
12544 |
12544 |
0 |
0 |
T10 |
16432 |
16432 |
0 |
0 |
T11 |
199375 |
198834 |
0 |
0 |
T12 |
16536 |
16536 |
0 |
0 |
T13 |
0 |
75978 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T30,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T29,T22 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T29,T22 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T29,T22 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T30,T31 |
1 | 0 | 1 | Covered | T4,T30,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T30,T31 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T30,T31 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T30,T31 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T30,T31 |
1 | 0 | Covered | T4,T30,T31 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T30,T31 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T29,T22 |
0 |
0 |
Covered |
T4,T29,T22 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T30,T31 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
6123840 |
0 |
0 |
T4 |
6607 |
1834 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T17 |
0 |
28681 |
0 |
0 |
T29 |
216 |
0 |
0 |
0 |
T30 |
0 |
11614 |
0 |
0 |
T31 |
0 |
48806 |
0 |
0 |
T33 |
0 |
26352 |
0 |
0 |
T35 |
0 |
52302 |
0 |
0 |
T43 |
0 |
8202 |
0 |
0 |
T47 |
0 |
68738 |
0 |
0 |
T50 |
0 |
41139 |
0 |
0 |
T51 |
0 |
2696 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
28902872 |
0 |
0 |
T4 |
6607 |
6304 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T22 |
0 |
216 |
0 |
0 |
T23 |
0 |
360 |
0 |
0 |
T29 |
216 |
216 |
0 |
0 |
T30 |
0 |
34664 |
0 |
0 |
T31 |
0 |
448216 |
0 |
0 |
T32 |
0 |
39760 |
0 |
0 |
T33 |
0 |
108832 |
0 |
0 |
T34 |
0 |
80736 |
0 |
0 |
T35 |
0 |
315016 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
28902872 |
0 |
0 |
T4 |
6607 |
6304 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T22 |
0 |
216 |
0 |
0 |
T23 |
0 |
360 |
0 |
0 |
T29 |
216 |
216 |
0 |
0 |
T30 |
0 |
34664 |
0 |
0 |
T31 |
0 |
448216 |
0 |
0 |
T32 |
0 |
39760 |
0 |
0 |
T33 |
0 |
108832 |
0 |
0 |
T34 |
0 |
80736 |
0 |
0 |
T35 |
0 |
315016 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
28902872 |
0 |
0 |
T4 |
6607 |
6304 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T22 |
0 |
216 |
0 |
0 |
T23 |
0 |
360 |
0 |
0 |
T29 |
216 |
216 |
0 |
0 |
T30 |
0 |
34664 |
0 |
0 |
T31 |
0 |
448216 |
0 |
0 |
T32 |
0 |
39760 |
0 |
0 |
T33 |
0 |
108832 |
0 |
0 |
T34 |
0 |
80736 |
0 |
0 |
T35 |
0 |
315016 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
6123840 |
0 |
0 |
T4 |
6607 |
1834 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T17 |
0 |
28681 |
0 |
0 |
T29 |
216 |
0 |
0 |
0 |
T30 |
0 |
11614 |
0 |
0 |
T31 |
0 |
48806 |
0 |
0 |
T33 |
0 |
26352 |
0 |
0 |
T35 |
0 |
52302 |
0 |
0 |
T43 |
0 |
8202 |
0 |
0 |
T47 |
0 |
68738 |
0 |
0 |
T50 |
0 |
41139 |
0 |
0 |
T51 |
0 |
2696 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T29,T22 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T29,T22 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T29,T22 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T30,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T30,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T30,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T29,T22 |
0 |
0 |
Covered |
T4,T29,T22 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T30,T31 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
196869 |
0 |
0 |
T4 |
6607 |
59 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T17 |
0 |
923 |
0 |
0 |
T29 |
216 |
0 |
0 |
0 |
T30 |
0 |
372 |
0 |
0 |
T31 |
0 |
1568 |
0 |
0 |
T33 |
0 |
849 |
0 |
0 |
T35 |
0 |
1678 |
0 |
0 |
T43 |
0 |
261 |
0 |
0 |
T47 |
0 |
2213 |
0 |
0 |
T50 |
0 |
1326 |
0 |
0 |
T51 |
0 |
86 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
28902872 |
0 |
0 |
T4 |
6607 |
6304 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T22 |
0 |
216 |
0 |
0 |
T23 |
0 |
360 |
0 |
0 |
T29 |
216 |
216 |
0 |
0 |
T30 |
0 |
34664 |
0 |
0 |
T31 |
0 |
448216 |
0 |
0 |
T32 |
0 |
39760 |
0 |
0 |
T33 |
0 |
108832 |
0 |
0 |
T34 |
0 |
80736 |
0 |
0 |
T35 |
0 |
315016 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
28902872 |
0 |
0 |
T4 |
6607 |
6304 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T22 |
0 |
216 |
0 |
0 |
T23 |
0 |
360 |
0 |
0 |
T29 |
216 |
216 |
0 |
0 |
T30 |
0 |
34664 |
0 |
0 |
T31 |
0 |
448216 |
0 |
0 |
T32 |
0 |
39760 |
0 |
0 |
T33 |
0 |
108832 |
0 |
0 |
T34 |
0 |
80736 |
0 |
0 |
T35 |
0 |
315016 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
28902872 |
0 |
0 |
T4 |
6607 |
6304 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T22 |
0 |
216 |
0 |
0 |
T23 |
0 |
360 |
0 |
0 |
T29 |
216 |
216 |
0 |
0 |
T30 |
0 |
34664 |
0 |
0 |
T31 |
0 |
448216 |
0 |
0 |
T32 |
0 |
39760 |
0 |
0 |
T33 |
0 |
108832 |
0 |
0 |
T34 |
0 |
80736 |
0 |
0 |
T35 |
0 |
315016 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147200904 |
196869 |
0 |
0 |
T4 |
6607 |
59 |
0 |
0 |
T6 |
473929 |
0 |
0 |
0 |
T7 |
334758 |
0 |
0 |
0 |
T8 |
55681 |
0 |
0 |
0 |
T9 |
12544 |
0 |
0 |
0 |
T10 |
16432 |
0 |
0 |
0 |
T11 |
199375 |
0 |
0 |
0 |
T12 |
16536 |
0 |
0 |
0 |
T13 |
75978 |
0 |
0 |
0 |
T17 |
0 |
923 |
0 |
0 |
T29 |
216 |
0 |
0 |
0 |
T30 |
0 |
372 |
0 |
0 |
T31 |
0 |
1568 |
0 |
0 |
T33 |
0 |
849 |
0 |
0 |
T35 |
0 |
1678 |
0 |
0 |
T43 |
0 |
261 |
0 |
0 |
T47 |
0 |
2213 |
0 |
0 |
T50 |
0 |
1326 |
0 |
0 |
T51 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
3124843 |
0 |
0 |
T1 |
193573 |
4160 |
0 |
0 |
T2 |
1921 |
0 |
0 |
0 |
T3 |
223188 |
33460 |
0 |
0 |
T4 |
5152 |
0 |
0 |
0 |
T5 |
1118 |
0 |
0 |
0 |
T6 |
258835 |
11648 |
0 |
0 |
T7 |
172521 |
14796 |
0 |
0 |
T8 |
453209 |
2607 |
0 |
0 |
T9 |
60845 |
3774 |
0 |
0 |
T10 |
68913 |
832 |
0 |
0 |
T11 |
0 |
5390 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
2368 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
455853820 |
0 |
0 |
T1 |
193573 |
193504 |
0 |
0 |
T2 |
1921 |
1828 |
0 |
0 |
T3 |
223188 |
223182 |
0 |
0 |
T4 |
5152 |
5100 |
0 |
0 |
T5 |
1118 |
1036 |
0 |
0 |
T6 |
258835 |
258746 |
0 |
0 |
T7 |
172521 |
172460 |
0 |
0 |
T8 |
453209 |
453155 |
0 |
0 |
T9 |
60845 |
60774 |
0 |
0 |
T10 |
68913 |
68813 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
455853820 |
0 |
0 |
T1 |
193573 |
193504 |
0 |
0 |
T2 |
1921 |
1828 |
0 |
0 |
T3 |
223188 |
223182 |
0 |
0 |
T4 |
5152 |
5100 |
0 |
0 |
T5 |
1118 |
1036 |
0 |
0 |
T6 |
258835 |
258746 |
0 |
0 |
T7 |
172521 |
172460 |
0 |
0 |
T8 |
453209 |
453155 |
0 |
0 |
T9 |
60845 |
60774 |
0 |
0 |
T10 |
68913 |
68813 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
455853820 |
0 |
0 |
T1 |
193573 |
193504 |
0 |
0 |
T2 |
1921 |
1828 |
0 |
0 |
T3 |
223188 |
223182 |
0 |
0 |
T4 |
5152 |
5100 |
0 |
0 |
T5 |
1118 |
1036 |
0 |
0 |
T6 |
258835 |
258746 |
0 |
0 |
T7 |
172521 |
172460 |
0 |
0 |
T8 |
453209 |
453155 |
0 |
0 |
T9 |
60845 |
60774 |
0 |
0 |
T10 |
68913 |
68813 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
3124843 |
0 |
0 |
T1 |
193573 |
4160 |
0 |
0 |
T2 |
1921 |
0 |
0 |
0 |
T3 |
223188 |
33460 |
0 |
0 |
T4 |
5152 |
0 |
0 |
0 |
T5 |
1118 |
0 |
0 |
0 |
T6 |
258835 |
11648 |
0 |
0 |
T7 |
172521 |
14796 |
0 |
0 |
T8 |
453209 |
2607 |
0 |
0 |
T9 |
60845 |
3774 |
0 |
0 |
T10 |
68913 |
832 |
0 |
0 |
T11 |
0 |
5390 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
2368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
455853820 |
0 |
0 |
T1 |
193573 |
193504 |
0 |
0 |
T2 |
1921 |
1828 |
0 |
0 |
T3 |
223188 |
223182 |
0 |
0 |
T4 |
5152 |
5100 |
0 |
0 |
T5 |
1118 |
1036 |
0 |
0 |
T6 |
258835 |
258746 |
0 |
0 |
T7 |
172521 |
172460 |
0 |
0 |
T8 |
453209 |
453155 |
0 |
0 |
T9 |
60845 |
60774 |
0 |
0 |
T10 |
68913 |
68813 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
455853820 |
0 |
0 |
T1 |
193573 |
193504 |
0 |
0 |
T2 |
1921 |
1828 |
0 |
0 |
T3 |
223188 |
223182 |
0 |
0 |
T4 |
5152 |
5100 |
0 |
0 |
T5 |
1118 |
1036 |
0 |
0 |
T6 |
258835 |
258746 |
0 |
0 |
T7 |
172521 |
172460 |
0 |
0 |
T8 |
453209 |
453155 |
0 |
0 |
T9 |
60845 |
60774 |
0 |
0 |
T10 |
68913 |
68813 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
455853820 |
0 |
0 |
T1 |
193573 |
193504 |
0 |
0 |
T2 |
1921 |
1828 |
0 |
0 |
T3 |
223188 |
223182 |
0 |
0 |
T4 |
5152 |
5100 |
0 |
0 |
T5 |
1118 |
1036 |
0 |
0 |
T6 |
258835 |
258746 |
0 |
0 |
T7 |
172521 |
172460 |
0 |
0 |
T8 |
453209 |
453155 |
0 |
0 |
T9 |
60845 |
60774 |
0 |
0 |
T10 |
68913 |
68813 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455939979 |
0 |
0 |
0 |