Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
22823128 |
0 |
0 |
T2 |
36380 |
2850 |
0 |
0 |
T3 |
761552 |
85610 |
0 |
0 |
T5 |
480679 |
163294 |
0 |
0 |
T7 |
21642 |
26 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
4876 |
0 |
0 |
T12 |
164418 |
43762 |
0 |
0 |
T13 |
319564 |
18726 |
0 |
0 |
T14 |
27438 |
1808 |
0 |
0 |
T15 |
100076 |
52160 |
0 |
0 |
T16 |
0 |
26947 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
22823128 |
0 |
0 |
T2 |
36380 |
2850 |
0 |
0 |
T3 |
761552 |
85610 |
0 |
0 |
T5 |
480679 |
163294 |
0 |
0 |
T7 |
21642 |
26 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
4876 |
0 |
0 |
T12 |
164418 |
43762 |
0 |
0 |
T13 |
319564 |
18726 |
0 |
0 |
T14 |
27438 |
1808 |
0 |
0 |
T15 |
100076 |
52160 |
0 |
0 |
T16 |
0 |
26947 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
23995499 |
0 |
0 |
T2 |
36380 |
3100 |
0 |
0 |
T3 |
761552 |
91045 |
0 |
0 |
T5 |
480679 |
169189 |
0 |
0 |
T7 |
21642 |
26 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5128 |
0 |
0 |
T12 |
164418 |
45162 |
0 |
0 |
T13 |
319564 |
19777 |
0 |
0 |
T14 |
27438 |
2062 |
0 |
0 |
T15 |
100076 |
54284 |
0 |
0 |
T16 |
0 |
28191 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
23995499 |
0 |
0 |
T2 |
36380 |
3100 |
0 |
0 |
T3 |
761552 |
91045 |
0 |
0 |
T5 |
480679 |
169189 |
0 |
0 |
T7 |
21642 |
26 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5128 |
0 |
0 |
T12 |
164418 |
45162 |
0 |
0 |
T13 |
319564 |
19777 |
0 |
0 |
T14 |
27438 |
2062 |
0 |
0 |
T15 |
100076 |
54284 |
0 |
0 |
T16 |
0 |
28191 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
128746256 |
0 |
0 |
T2 |
36380 |
36380 |
0 |
0 |
T3 |
761552 |
554533 |
0 |
0 |
T5 |
480679 |
479704 |
0 |
0 |
T7 |
21642 |
21642 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
5232 |
0 |
0 |
T12 |
164418 |
163772 |
0 |
0 |
T13 |
319564 |
318556 |
0 |
0 |
T14 |
27438 |
26910 |
0 |
0 |
T15 |
100076 |
99694 |
0 |
0 |
T16 |
0 |
397925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T16 |
1 | 0 | 1 | Covered | T1,T3,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T16 |
1 | 0 | Covered | T1,T3,T16 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T8 |
0 |
0 |
Covered |
T1,T3,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
5505278 |
0 |
0 |
T1 |
139548 |
54580 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
39304 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
4985 |
0 |
0 |
T17 |
0 |
47730 |
0 |
0 |
T19 |
0 |
42851 |
0 |
0 |
T20 |
0 |
53739 |
0 |
0 |
T21 |
0 |
2966 |
0 |
0 |
T26 |
0 |
28136 |
0 |
0 |
T37 |
0 |
48882 |
0 |
0 |
T44 |
0 |
46820 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
26560606 |
0 |
0 |
T1 |
139548 |
134040 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
199832 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
96376 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
32560 |
0 |
0 |
T17 |
0 |
206280 |
0 |
0 |
T19 |
0 |
214560 |
0 |
0 |
T20 |
0 |
139688 |
0 |
0 |
T26 |
0 |
285688 |
0 |
0 |
T28 |
0 |
108120 |
0 |
0 |
T29 |
0 |
576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
26560606 |
0 |
0 |
T1 |
139548 |
134040 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
199832 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
96376 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
32560 |
0 |
0 |
T17 |
0 |
206280 |
0 |
0 |
T19 |
0 |
214560 |
0 |
0 |
T20 |
0 |
139688 |
0 |
0 |
T26 |
0 |
285688 |
0 |
0 |
T28 |
0 |
108120 |
0 |
0 |
T29 |
0 |
576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
26560606 |
0 |
0 |
T1 |
139548 |
134040 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
199832 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
96376 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
32560 |
0 |
0 |
T17 |
0 |
206280 |
0 |
0 |
T19 |
0 |
214560 |
0 |
0 |
T20 |
0 |
139688 |
0 |
0 |
T26 |
0 |
285688 |
0 |
0 |
T28 |
0 |
108120 |
0 |
0 |
T29 |
0 |
576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
5505278 |
0 |
0 |
T1 |
139548 |
54580 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
39304 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
4985 |
0 |
0 |
T17 |
0 |
47730 |
0 |
0 |
T19 |
0 |
42851 |
0 |
0 |
T20 |
0 |
53739 |
0 |
0 |
T21 |
0 |
2966 |
0 |
0 |
T26 |
0 |
28136 |
0 |
0 |
T37 |
0 |
48882 |
0 |
0 |
T44 |
0 |
46820 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T8 |
0 |
0 |
Covered |
T1,T3,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
176988 |
0 |
0 |
T1 |
139548 |
1756 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
1267 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
162 |
0 |
0 |
T17 |
0 |
1536 |
0 |
0 |
T19 |
0 |
1377 |
0 |
0 |
T20 |
0 |
1730 |
0 |
0 |
T21 |
0 |
96 |
0 |
0 |
T26 |
0 |
905 |
0 |
0 |
T37 |
0 |
1574 |
0 |
0 |
T44 |
0 |
1507 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
26560606 |
0 |
0 |
T1 |
139548 |
134040 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
199832 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
96376 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
32560 |
0 |
0 |
T17 |
0 |
206280 |
0 |
0 |
T19 |
0 |
214560 |
0 |
0 |
T20 |
0 |
139688 |
0 |
0 |
T26 |
0 |
285688 |
0 |
0 |
T28 |
0 |
108120 |
0 |
0 |
T29 |
0 |
576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
26560606 |
0 |
0 |
T1 |
139548 |
134040 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
199832 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
96376 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
32560 |
0 |
0 |
T17 |
0 |
206280 |
0 |
0 |
T19 |
0 |
214560 |
0 |
0 |
T20 |
0 |
139688 |
0 |
0 |
T26 |
0 |
285688 |
0 |
0 |
T28 |
0 |
108120 |
0 |
0 |
T29 |
0 |
576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
26560606 |
0 |
0 |
T1 |
139548 |
134040 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
199832 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
96376 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
32560 |
0 |
0 |
T17 |
0 |
206280 |
0 |
0 |
T19 |
0 |
214560 |
0 |
0 |
T20 |
0 |
139688 |
0 |
0 |
T26 |
0 |
285688 |
0 |
0 |
T28 |
0 |
108120 |
0 |
0 |
T29 |
0 |
576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156655982 |
176988 |
0 |
0 |
T1 |
139548 |
1756 |
0 |
0 |
T2 |
36380 |
0 |
0 |
0 |
T3 |
761552 |
1267 |
0 |
0 |
T5 |
480679 |
0 |
0 |
0 |
T7 |
21642 |
0 |
0 |
0 |
T8 |
100170 |
0 |
0 |
0 |
T10 |
5232 |
0 |
0 |
0 |
T12 |
164418 |
0 |
0 |
0 |
T13 |
319564 |
0 |
0 |
0 |
T14 |
27438 |
0 |
0 |
0 |
T16 |
0 |
162 |
0 |
0 |
T17 |
0 |
1536 |
0 |
0 |
T19 |
0 |
1377 |
0 |
0 |
T20 |
0 |
1730 |
0 |
0 |
T21 |
0 |
96 |
0 |
0 |
T26 |
0 |
905 |
0 |
0 |
T37 |
0 |
1574 |
0 |
0 |
T44 |
0 |
1507 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
3282124 |
0 |
0 |
T2 |
258278 |
832 |
0 |
0 |
T3 |
799340 |
6656 |
0 |
0 |
T4 |
684 |
0 |
0 |
0 |
T5 |
148075 |
4992 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
133075 |
832 |
0 |
0 |
T8 |
410689 |
0 |
0 |
0 |
T9 |
1107 |
0 |
0 |
0 |
T10 |
31739 |
3990 |
0 |
0 |
T11 |
5116 |
0 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
8320 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
3648 |
0 |
0 |
T16 |
0 |
8320 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
474672565 |
0 |
0 |
T1 |
601294 |
601229 |
0 |
0 |
T2 |
258278 |
258180 |
0 |
0 |
T3 |
799340 |
799270 |
0 |
0 |
T4 |
684 |
634 |
0 |
0 |
T5 |
148075 |
148066 |
0 |
0 |
T6 |
1340 |
1283 |
0 |
0 |
T7 |
133075 |
132975 |
0 |
0 |
T8 |
410689 |
410638 |
0 |
0 |
T9 |
1107 |
1007 |
0 |
0 |
T10 |
31739 |
31677 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
474672565 |
0 |
0 |
T1 |
601294 |
601229 |
0 |
0 |
T2 |
258278 |
258180 |
0 |
0 |
T3 |
799340 |
799270 |
0 |
0 |
T4 |
684 |
634 |
0 |
0 |
T5 |
148075 |
148066 |
0 |
0 |
T6 |
1340 |
1283 |
0 |
0 |
T7 |
133075 |
132975 |
0 |
0 |
T8 |
410689 |
410638 |
0 |
0 |
T9 |
1107 |
1007 |
0 |
0 |
T10 |
31739 |
31677 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
474672565 |
0 |
0 |
T1 |
601294 |
601229 |
0 |
0 |
T2 |
258278 |
258180 |
0 |
0 |
T3 |
799340 |
799270 |
0 |
0 |
T4 |
684 |
634 |
0 |
0 |
T5 |
148075 |
148066 |
0 |
0 |
T6 |
1340 |
1283 |
0 |
0 |
T7 |
133075 |
132975 |
0 |
0 |
T8 |
410689 |
410638 |
0 |
0 |
T9 |
1107 |
1007 |
0 |
0 |
T10 |
31739 |
31677 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
3282124 |
0 |
0 |
T2 |
258278 |
832 |
0 |
0 |
T3 |
799340 |
6656 |
0 |
0 |
T4 |
684 |
0 |
0 |
0 |
T5 |
148075 |
4992 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
133075 |
832 |
0 |
0 |
T8 |
410689 |
0 |
0 |
0 |
T9 |
1107 |
0 |
0 |
0 |
T10 |
31739 |
3990 |
0 |
0 |
T11 |
5116 |
0 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
8320 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
3648 |
0 |
0 |
T16 |
0 |
8320 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
474672565 |
0 |
0 |
T1 |
601294 |
601229 |
0 |
0 |
T2 |
258278 |
258180 |
0 |
0 |
T3 |
799340 |
799270 |
0 |
0 |
T4 |
684 |
634 |
0 |
0 |
T5 |
148075 |
148066 |
0 |
0 |
T6 |
1340 |
1283 |
0 |
0 |
T7 |
133075 |
132975 |
0 |
0 |
T8 |
410689 |
410638 |
0 |
0 |
T9 |
1107 |
1007 |
0 |
0 |
T10 |
31739 |
31677 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
474672565 |
0 |
0 |
T1 |
601294 |
601229 |
0 |
0 |
T2 |
258278 |
258180 |
0 |
0 |
T3 |
799340 |
799270 |
0 |
0 |
T4 |
684 |
634 |
0 |
0 |
T5 |
148075 |
148066 |
0 |
0 |
T6 |
1340 |
1283 |
0 |
0 |
T7 |
133075 |
132975 |
0 |
0 |
T8 |
410689 |
410638 |
0 |
0 |
T9 |
1107 |
1007 |
0 |
0 |
T10 |
31739 |
31677 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
474672565 |
0 |
0 |
T1 |
601294 |
601229 |
0 |
0 |
T2 |
258278 |
258180 |
0 |
0 |
T3 |
799340 |
799270 |
0 |
0 |
T4 |
684 |
634 |
0 |
0 |
T5 |
148075 |
148066 |
0 |
0 |
T6 |
1340 |
1283 |
0 |
0 |
T7 |
133075 |
132975 |
0 |
0 |
T8 |
410689 |
410638 |
0 |
0 |
T9 |
1107 |
1007 |
0 |
0 |
T10 |
31739 |
31677 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474758817 |
0 |
0 |
0 |