dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 99.29 91.20 91.67 96.77 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T5,T6
10CoveredT1,T2,T3
11CoveredT2,T5,T6

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T5,T6
10Not Covered
11CoveredT2,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T5,T6
101Not Covered
110Not Covered
111CoveredT2,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T5,T6
110Not Covered
111CoveredT2,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T5,T6
10CoveredT2,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T5,T6
0 0 Covered T2,T5,T6


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T5,T6
0 Covered T2,T4,T5


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 153684665 22607435 0 0
DepthKnown_A 153684665 122910776 0 0
RvalidKnown_A 153684665 122910776 0 0
WreadyKnown_A 153684665 122910776 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 153684665 22607435 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 22607435 0 0
T2 95620 11471 0 0
T4 29322 0 0 0
T5 36417 27960 0 0
T6 84380 628 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 0 0 0
T10 143200 69824 0 0
T11 560203 39037 0 0
T12 138118 0 0 0
T13 0 6486 0 0
T14 0 51104 0 0
T15 0 59218 0 0
T17 0 27458 0 0
T36 0 44224 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 22607435 0 0
T2 95620 11471 0 0
T4 29322 0 0 0
T5 36417 27960 0 0
T6 84380 628 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 0 0 0
T10 143200 69824 0 0
T11 560203 39037 0 0
T12 138118 0 0 0
T13 0 6486 0 0
T14 0 51104 0 0
T15 0 59218 0 0
T17 0 27458 0 0
T36 0 44224 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T5,T6
10CoveredT1,T2,T3
11CoveredT2,T5,T6

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T5,T6
10Not Covered
11CoveredT2,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T5,T6
101CoveredT2,T5,T6
110Not Covered
111CoveredT2,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T5,T6
110Not Covered
111CoveredT2,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT2,T5,T6
10CoveredT1,T2,T3
11CoveredT2,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T5,T6
10CoveredT2,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T5,T6
0 0 Covered T2,T5,T6


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T5,T6
0 Covered T2,T4,T5


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 153684665 23734248 0 0
DepthKnown_A 153684665 122910776 0 0
RvalidKnown_A 153684665 122910776 0 0
WreadyKnown_A 153684665 122910776 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 153684665 23734248 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 23734248 0 0
T2 95620 11872 0 0
T4 29322 0 0 0
T5 36417 29148 0 0
T6 84380 690 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 0 0 0
T10 143200 72064 0 0
T11 560203 40722 0 0
T12 138118 0 0 0
T13 0 6688 0 0
T14 0 54200 0 0
T15 0 63278 0 0
T17 0 28569 0 0
T36 0 45738 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 23734248 0 0
T2 95620 11872 0 0
T4 29322 0 0 0
T5 36417 29148 0 0
T6 84380 690 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 0 0 0
T10 143200 72064 0 0
T11 560203 40722 0 0
T12 138118 0 0 0
T13 0 6688 0 0
T14 0 54200 0 0
T15 0 63278 0 0
T17 0 28569 0 0
T36 0 45738 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T5,T6

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T5,T6
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T5,T6
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T5,T6
0 0 Covered T2,T5,T6


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T2,T4,T5


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 153684665 0 0 0
DepthKnown_A 153684665 122910776 0 0
RvalidKnown_A 153684665 122910776 0 0
WreadyKnown_A 153684665 122910776 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 153684665 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 122910776 0 0
T2 95620 94765 0 0
T4 29322 0 0 0
T5 36417 36268 0 0
T6 84380 83979 0 0
T7 162251 0 0 0
T8 1616 0 0 0
T9 4112 4112 0 0
T10 143200 143200 0 0
T11 560203 555558 0 0
T12 138118 0 0 0
T13 0 66432 0 0
T14 0 122256 0 0
T15 0 276736 0 0
T16 0 48080 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT7,T8,T12
10CoveredT1,T2,T3
11CoveredT4,T7,T8

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T7,T8
10Not Covered
11CoveredT7,T8,T12

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT4,T7,T8
101Not Covered
110Not Covered
111CoveredT7,T8,T12

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT7,T8,T12
101CoveredT7,T8,T12
110Not Covered
111CoveredT7,T8,T12

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT7,T8,T12

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT7,T8,T12

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT7,T8,T12
10CoveredT7,T8,T12
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T7,T8,T12
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T4,T7,T8
0 0 Covered T4,T7,T8


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T7,T8,T12
0 Covered T2,T4,T5


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 153684665 6244453 0 0
DepthKnown_A 153684665 29366154 0 0
RvalidKnown_A 153684665 29366154 0 0
WreadyKnown_A 153684665 29366154 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 153684665 6244453 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 6244453 0 0
T7 162251 32197 0 0
T8 1616 402 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 57222 0 0
T13 66432 0 0 0
T14 122871 0 0 0
T15 606620 31136 0 0
T17 0 18431 0 0
T23 4088 1692 0 0
T24 0 657 0 0
T25 0 76 0 0
T26 0 310 0 0
T37 0 56032 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 29366154 0 0
T4 29322 28552 0 0
T5 36417 0 0 0
T6 84380 0 0 0
T7 162251 156568 0 0
T8 1616 1616 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 132232 0 0
T13 66432 0 0 0
T15 0 324944 0 0
T17 0 51960 0 0
T23 0 3680 0 0
T24 0 3408 0 0
T25 0 1344 0 0
T26 0 712 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 29366154 0 0
T4 29322 28552 0 0
T5 36417 0 0 0
T6 84380 0 0 0
T7 162251 156568 0 0
T8 1616 1616 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 132232 0 0
T13 66432 0 0 0
T15 0 324944 0 0
T17 0 51960 0 0
T23 0 3680 0 0
T24 0 3408 0 0
T25 0 1344 0 0
T26 0 712 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 29366154 0 0
T4 29322 28552 0 0
T5 36417 0 0 0
T6 84380 0 0 0
T7 162251 156568 0 0
T8 1616 1616 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 132232 0 0
T13 66432 0 0 0
T15 0 324944 0 0
T17 0 51960 0 0
T23 0 3680 0 0
T24 0 3408 0 0
T25 0 1344 0 0
T26 0 712 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 6244453 0 0
T7 162251 32197 0 0
T8 1616 402 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 57222 0 0
T13 66432 0 0 0
T14 122871 0 0 0
T15 606620 31136 0 0
T17 0 18431 0 0
T23 4088 1692 0 0
T24 0 657 0 0
T25 0 76 0 0
T26 0 310 0 0
T37 0 56032 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT4,T7,T8

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T7,T8
10Not Covered
11CoveredT7,T8,T12

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT4,T7,T8
101Not Covered
110Not Covered
111CoveredT7,T8,T12

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT7,T8,T12

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT7,T8,T12
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T7,T8,T12


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T4,T7,T8
0 0 Covered T4,T7,T8


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T7,T8,T12
0 Covered T2,T4,T5


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 153684665 200768 0 0
DepthKnown_A 153684665 29366154 0 0
RvalidKnown_A 153684665 29366154 0 0
WreadyKnown_A 153684665 29366154 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 153684665 200768 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 200768 0 0
T7 162251 1034 0 0
T8 1616 13 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 1843 0 0
T13 66432 0 0 0
T14 122871 0 0 0
T15 606620 1000 0 0
T17 0 597 0 0
T23 4088 55 0 0
T24 0 21 0 0
T25 0 2 0 0
T26 0 10 0 0
T37 0 1804 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 29366154 0 0
T4 29322 28552 0 0
T5 36417 0 0 0
T6 84380 0 0 0
T7 162251 156568 0 0
T8 1616 1616 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 132232 0 0
T13 66432 0 0 0
T15 0 324944 0 0
T17 0 51960 0 0
T23 0 3680 0 0
T24 0 3408 0 0
T25 0 1344 0 0
T26 0 712 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 29366154 0 0
T4 29322 28552 0 0
T5 36417 0 0 0
T6 84380 0 0 0
T7 162251 156568 0 0
T8 1616 1616 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 132232 0 0
T13 66432 0 0 0
T15 0 324944 0 0
T17 0 51960 0 0
T23 0 3680 0 0
T24 0 3408 0 0
T25 0 1344 0 0
T26 0 712 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 29366154 0 0
T4 29322 28552 0 0
T5 36417 0 0 0
T6 84380 0 0 0
T7 162251 156568 0 0
T8 1616 1616 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 132232 0 0
T13 66432 0 0 0
T15 0 324944 0 0
T17 0 51960 0 0
T23 0 3680 0 0
T24 0 3408 0 0
T25 0 1344 0 0
T26 0 712 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 153684665 200768 0 0
T7 162251 1034 0 0
T8 1616 13 0 0
T9 4112 0 0 0
T10 143200 0 0 0
T11 560203 0 0 0
T12 138118 1843 0 0
T13 66432 0 0 0
T14 122871 0 0 0
T15 606620 1000 0 0
T17 0 597 0 0
T23 4088 55 0 0
T24 0 21 0 0
T25 0 2 0 0
T26 0 10 0 0
T37 0 1804 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T5,T6
110Not Covered
111CoveredT2,T3,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 457483007 3099624 0 0
DepthKnown_A 457483007 457396797 0 0
RvalidKnown_A 457483007 457396797 0 0
WreadyKnown_A 457483007 457396797 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 457483007 3099624 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 3099624 0 0
T2 56571 2496 0 0
T3 2772 832 0 0
T4 17622 0 0 0
T5 30048 3723 0 0
T6 610200 4533 0 0
T7 217987 0 0 0
T8 14144 0 0 0
T9 14471 3721 0 0
T10 862434 832 0 0
T11 637702 22343 0 0
T13 0 832 0 0
T14 0 832 0 0
T15 0 3328 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 457396797 0 0
T1 5752 5536 0 0
T2 56571 56473 0 0
T3 2772 2716 0 0
T4 17622 17562 0 0
T5 30048 29973 0 0
T6 610200 610119 0 0
T7 217987 217916 0 0
T8 14144 14092 0 0
T9 14471 14411 0 0
T10 862434 862340 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 457396797 0 0
T1 5752 5536 0 0
T2 56571 56473 0 0
T3 2772 2716 0 0
T4 17622 17562 0 0
T5 30048 29973 0 0
T6 610200 610119 0 0
T7 217987 217916 0 0
T8 14144 14092 0 0
T9 14471 14411 0 0
T10 862434 862340 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 457396797 0 0
T1 5752 5536 0 0
T2 56571 56473 0 0
T3 2772 2716 0 0
T4 17622 17562 0 0
T5 30048 29973 0 0
T6 610200 610119 0 0
T7 217987 217916 0 0
T8 14144 14092 0 0
T9 14471 14411 0 0
T10 862434 862340 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 3099624 0 0
T2 56571 2496 0 0
T3 2772 832 0 0
T4 17622 0 0 0
T5 30048 3723 0 0
T6 610200 4533 0 0
T7 217987 0 0 0
T8 14144 0 0 0
T9 14471 3721 0 0
T10 862434 832 0 0
T11 637702 22343 0 0
T13 0 832 0 0
T14 0 832 0 0
T15 0 3328 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 457483007 0 0 0
DepthKnown_A 457483007 457396797 0 0
RvalidKnown_A 457483007 457396797 0 0
WreadyKnown_A 457483007 457396797 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 457483007 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 457396797 0 0
T1 5752 5536 0 0
T2 56571 56473 0 0
T3 2772 2716 0 0
T4 17622 17562 0 0
T5 30048 29973 0 0
T6 610200 610119 0 0
T7 217987 217916 0 0
T8 14144 14092 0 0
T9 14471 14411 0 0
T10 862434 862340 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 457396797 0 0
T1 5752 5536 0 0
T2 56571 56473 0 0
T3 2772 2716 0 0
T4 17622 17562 0 0
T5 30048 29973 0 0
T6 610200 610119 0 0
T7 217987 217916 0 0
T8 14144 14092 0 0
T9 14471 14411 0 0
T10 862434 862340 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 457396797 0 0
T1 5752 5536 0 0
T2 56571 56473 0 0
T3 2772 2716 0 0
T4 17622 17562 0 0
T5 30048 29973 0 0
T6 610200 610119 0 0
T7 217987 217916 0 0
T8 14144 14092 0 0
T9 14471 14411 0 0
T10 862434 862340 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 457483007 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%