Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T8,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T8,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Covered | T5,T8,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T10 |
0 |
0 |
Covered |
T5,T8,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
23389339 |
0 |
0 |
T5 |
241304 |
50904 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
190852 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
42258 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
19168 |
0 |
0 |
T16 |
0 |
6088 |
0 |
0 |
T18 |
0 |
18005 |
0 |
0 |
T19 |
0 |
7106 |
0 |
0 |
T20 |
0 |
29970 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
T37 |
0 |
322602 |
0 |
0 |
T41 |
0 |
40782 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
23389339 |
0 |
0 |
T5 |
241304 |
50904 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
190852 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
42258 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
19168 |
0 |
0 |
T16 |
0 |
6088 |
0 |
0 |
T18 |
0 |
18005 |
0 |
0 |
T19 |
0 |
7106 |
0 |
0 |
T20 |
0 |
29970 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
T37 |
0 |
322602 |
0 |
0 |
T41 |
0 |
40782 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T10 |
1 | 0 | 1 | Covered | T5,T8,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T8,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T8,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Covered | T5,T8,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T10 |
0 |
0 |
Covered |
T5,T8,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
24575491 |
0 |
0 |
T5 |
241304 |
53817 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
199794 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
43929 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20127 |
0 |
0 |
T16 |
0 |
6952 |
0 |
0 |
T18 |
0 |
18802 |
0 |
0 |
T19 |
0 |
8110 |
0 |
0 |
T20 |
0 |
30928 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
T37 |
0 |
338901 |
0 |
0 |
T41 |
0 |
44772 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
24575491 |
0 |
0 |
T5 |
241304 |
53817 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
199794 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
43929 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20127 |
0 |
0 |
T16 |
0 |
6952 |
0 |
0 |
T18 |
0 |
18802 |
0 |
0 |
T19 |
0 |
8110 |
0 |
0 |
T20 |
0 |
30928 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
T37 |
0 |
338901 |
0 |
0 |
T41 |
0 |
44772 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T10 |
0 |
0 |
Covered |
T5,T8,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
125583088 |
0 |
0 |
T5 |
241304 |
240156 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
816236 |
0 |
0 |
T9 |
1774 |
0 |
0 |
0 |
T10 |
478622 |
325355 |
0 |
0 |
T12 |
832 |
0 |
0 |
0 |
T13 |
168096 |
168096 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
20383 |
0 |
0 |
T16 |
0 |
73814 |
0 |
0 |
T17 |
0 |
27440 |
0 |
0 |
T18 |
0 |
19090 |
0 |
0 |
T19 |
0 |
214670 |
0 |
0 |
T20 |
0 |
162400 |
0 |
0 |
T23 |
1848 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T9,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T9,T10 |
1 | 0 | 1 | Covered | T4,T9,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T9,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T9,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T9,T10 |
1 | 0 | Covered | T4,T9,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T9,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T9,T10 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
5987543 |
0 |
0 |
T4 |
341314 |
46376 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
184 |
0 |
0 |
T10 |
478622 |
44211 |
0 |
0 |
T12 |
832 |
46 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
0 |
0 |
0 |
T23 |
0 |
812 |
0 |
0 |
T24 |
0 |
14063 |
0 |
0 |
T25 |
0 |
1802 |
0 |
0 |
T35 |
0 |
21439 |
0 |
0 |
T37 |
0 |
20204 |
0 |
0 |
T40 |
0 |
13497 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
28114860 |
0 |
0 |
T3 |
49023 |
46840 |
0 |
0 |
T4 |
341314 |
336072 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
576 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
1728 |
0 |
0 |
T10 |
478622 |
143008 |
0 |
0 |
T12 |
832 |
832 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
93752 |
0 |
0 |
T23 |
0 |
1848 |
0 |
0 |
T24 |
0 |
37664 |
0 |
0 |
T25 |
0 |
3360 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
28114860 |
0 |
0 |
T3 |
49023 |
46840 |
0 |
0 |
T4 |
341314 |
336072 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
576 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
1728 |
0 |
0 |
T10 |
478622 |
143008 |
0 |
0 |
T12 |
832 |
832 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
93752 |
0 |
0 |
T23 |
0 |
1848 |
0 |
0 |
T24 |
0 |
37664 |
0 |
0 |
T25 |
0 |
3360 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
28114860 |
0 |
0 |
T3 |
49023 |
46840 |
0 |
0 |
T4 |
341314 |
336072 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
576 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
1728 |
0 |
0 |
T10 |
478622 |
143008 |
0 |
0 |
T12 |
832 |
832 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
93752 |
0 |
0 |
T23 |
0 |
1848 |
0 |
0 |
T24 |
0 |
37664 |
0 |
0 |
T25 |
0 |
3360 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
5987543 |
0 |
0 |
T4 |
341314 |
46376 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
184 |
0 |
0 |
T10 |
478622 |
44211 |
0 |
0 |
T12 |
832 |
46 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
0 |
0 |
0 |
T23 |
0 |
812 |
0 |
0 |
T24 |
0 |
14063 |
0 |
0 |
T25 |
0 |
1802 |
0 |
0 |
T35 |
0 |
21439 |
0 |
0 |
T37 |
0 |
20204 |
0 |
0 |
T40 |
0 |
13497 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T10 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T9,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T9,T10 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T9,T10 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
192403 |
0 |
0 |
T4 |
341314 |
1494 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
7 |
0 |
0 |
T10 |
478622 |
1417 |
0 |
0 |
T12 |
832 |
2 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
0 |
0 |
0 |
T23 |
0 |
28 |
0 |
0 |
T24 |
0 |
452 |
0 |
0 |
T25 |
0 |
57 |
0 |
0 |
T35 |
0 |
689 |
0 |
0 |
T37 |
0 |
652 |
0 |
0 |
T40 |
0 |
432 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
28114860 |
0 |
0 |
T3 |
49023 |
46840 |
0 |
0 |
T4 |
341314 |
336072 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
576 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
1728 |
0 |
0 |
T10 |
478622 |
143008 |
0 |
0 |
T12 |
832 |
832 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
93752 |
0 |
0 |
T23 |
0 |
1848 |
0 |
0 |
T24 |
0 |
37664 |
0 |
0 |
T25 |
0 |
3360 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
28114860 |
0 |
0 |
T3 |
49023 |
46840 |
0 |
0 |
T4 |
341314 |
336072 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
576 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
1728 |
0 |
0 |
T10 |
478622 |
143008 |
0 |
0 |
T12 |
832 |
832 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
93752 |
0 |
0 |
T23 |
0 |
1848 |
0 |
0 |
T24 |
0 |
37664 |
0 |
0 |
T25 |
0 |
3360 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
28114860 |
0 |
0 |
T3 |
49023 |
46840 |
0 |
0 |
T4 |
341314 |
336072 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
576 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
1728 |
0 |
0 |
T10 |
478622 |
143008 |
0 |
0 |
T12 |
832 |
832 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
93752 |
0 |
0 |
T23 |
0 |
1848 |
0 |
0 |
T24 |
0 |
37664 |
0 |
0 |
T25 |
0 |
3360 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155128963 |
192403 |
0 |
0 |
T4 |
341314 |
1494 |
0 |
0 |
T5 |
241304 |
0 |
0 |
0 |
T7 |
576 |
0 |
0 |
0 |
T8 |
817443 |
0 |
0 |
0 |
T9 |
1774 |
7 |
0 |
0 |
T10 |
478622 |
1417 |
0 |
0 |
T12 |
832 |
2 |
0 |
0 |
T13 |
168096 |
0 |
0 |
0 |
T14 |
98936 |
0 |
0 |
0 |
T15 |
20383 |
0 |
0 |
0 |
T23 |
0 |
28 |
0 |
0 |
T24 |
0 |
452 |
0 |
0 |
T25 |
0 |
57 |
0 |
0 |
T35 |
0 |
689 |
0 |
0 |
T37 |
0 |
652 |
0 |
0 |
T40 |
0 |
432 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T6,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
3479293 |
0 |
0 |
T5 |
173184 |
9047 |
0 |
0 |
T6 |
10270 |
3695 |
0 |
0 |
T7 |
2280 |
0 |
0 |
0 |
T8 |
168236 |
8320 |
0 |
0 |
T9 |
6824 |
0 |
0 |
0 |
T10 |
190935 |
6656 |
0 |
0 |
T11 |
2238 |
0 |
0 |
0 |
T12 |
5766 |
0 |
0 |
0 |
T13 |
177478 |
2646 |
0 |
0 |
T14 |
128548 |
0 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
2592 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
477464088 |
0 |
0 |
T1 |
3155 |
2227 |
0 |
0 |
T2 |
1564 |
1505 |
0 |
0 |
T3 |
354707 |
354634 |
0 |
0 |
T4 |
132503 |
132449 |
0 |
0 |
T5 |
173184 |
173094 |
0 |
0 |
T6 |
10270 |
10196 |
0 |
0 |
T7 |
2280 |
2206 |
0 |
0 |
T8 |
168236 |
168231 |
0 |
0 |
T9 |
6824 |
6769 |
0 |
0 |
T10 |
190935 |
190925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
477464088 |
0 |
0 |
T1 |
3155 |
2227 |
0 |
0 |
T2 |
1564 |
1505 |
0 |
0 |
T3 |
354707 |
354634 |
0 |
0 |
T4 |
132503 |
132449 |
0 |
0 |
T5 |
173184 |
173094 |
0 |
0 |
T6 |
10270 |
10196 |
0 |
0 |
T7 |
2280 |
2206 |
0 |
0 |
T8 |
168236 |
168231 |
0 |
0 |
T9 |
6824 |
6769 |
0 |
0 |
T10 |
190935 |
190925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
477464088 |
0 |
0 |
T1 |
3155 |
2227 |
0 |
0 |
T2 |
1564 |
1505 |
0 |
0 |
T3 |
354707 |
354634 |
0 |
0 |
T4 |
132503 |
132449 |
0 |
0 |
T5 |
173184 |
173094 |
0 |
0 |
T6 |
10270 |
10196 |
0 |
0 |
T7 |
2280 |
2206 |
0 |
0 |
T8 |
168236 |
168231 |
0 |
0 |
T9 |
6824 |
6769 |
0 |
0 |
T10 |
190935 |
190925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
3479293 |
0 |
0 |
T5 |
173184 |
9047 |
0 |
0 |
T6 |
10270 |
3695 |
0 |
0 |
T7 |
2280 |
0 |
0 |
0 |
T8 |
168236 |
8320 |
0 |
0 |
T9 |
6824 |
0 |
0 |
0 |
T10 |
190935 |
6656 |
0 |
0 |
T11 |
2238 |
0 |
0 |
0 |
T12 |
5766 |
0 |
0 |
0 |
T13 |
177478 |
2646 |
0 |
0 |
T14 |
128548 |
0 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
2592 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
477464088 |
0 |
0 |
T1 |
3155 |
2227 |
0 |
0 |
T2 |
1564 |
1505 |
0 |
0 |
T3 |
354707 |
354634 |
0 |
0 |
T4 |
132503 |
132449 |
0 |
0 |
T5 |
173184 |
173094 |
0 |
0 |
T6 |
10270 |
10196 |
0 |
0 |
T7 |
2280 |
2206 |
0 |
0 |
T8 |
168236 |
168231 |
0 |
0 |
T9 |
6824 |
6769 |
0 |
0 |
T10 |
190935 |
190925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
477464088 |
0 |
0 |
T1 |
3155 |
2227 |
0 |
0 |
T2 |
1564 |
1505 |
0 |
0 |
T3 |
354707 |
354634 |
0 |
0 |
T4 |
132503 |
132449 |
0 |
0 |
T5 |
173184 |
173094 |
0 |
0 |
T6 |
10270 |
10196 |
0 |
0 |
T7 |
2280 |
2206 |
0 |
0 |
T8 |
168236 |
168231 |
0 |
0 |
T9 |
6824 |
6769 |
0 |
0 |
T10 |
190935 |
190925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
477464088 |
0 |
0 |
T1 |
3155 |
2227 |
0 |
0 |
T2 |
1564 |
1505 |
0 |
0 |
T3 |
354707 |
354634 |
0 |
0 |
T4 |
132503 |
132449 |
0 |
0 |
T5 |
173184 |
173094 |
0 |
0 |
T6 |
10270 |
10196 |
0 |
0 |
T7 |
2280 |
2206 |
0 |
0 |
T8 |
168236 |
168231 |
0 |
0 |
T9 |
6824 |
6769 |
0 |
0 |
T10 |
190935 |
190925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477549891 |
0 |
0 |
0 |