Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
22116268 |
0 |
0 |
| T2 |
107666 |
305235 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
43582 |
0 |
0 |
| T5 |
647392 |
211650 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
12874 |
0 |
0 |
| T8 |
222833 |
22324 |
0 |
0 |
| T10 |
416384 |
46339 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
534863 |
151370 |
0 |
0 |
| T13 |
0 |
315 |
0 |
0 |
| T39 |
0 |
4344 |
0 |
0 |
| T43 |
0 |
230538 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
22116268 |
0 |
0 |
| T2 |
107666 |
305235 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
43582 |
0 |
0 |
| T5 |
647392 |
211650 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
12874 |
0 |
0 |
| T8 |
222833 |
22324 |
0 |
0 |
| T10 |
416384 |
46339 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
534863 |
151370 |
0 |
0 |
| T13 |
0 |
315 |
0 |
0 |
| T39 |
0 |
4344 |
0 |
0 |
| T43 |
0 |
230538 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
23242707 |
0 |
0 |
| T2 |
107666 |
321098 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
46290 |
0 |
0 |
| T5 |
647392 |
220774 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
13988 |
0 |
0 |
| T8 |
222833 |
23742 |
0 |
0 |
| T10 |
416384 |
48849 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
534863 |
159810 |
0 |
0 |
| T13 |
0 |
328 |
0 |
0 |
| T39 |
0 |
4958 |
0 |
0 |
| T43 |
0 |
243477 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
23242707 |
0 |
0 |
| T2 |
107666 |
321098 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
46290 |
0 |
0 |
| T5 |
647392 |
220774 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
13988 |
0 |
0 |
| T8 |
222833 |
23742 |
0 |
0 |
| T10 |
416384 |
48849 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
534863 |
159810 |
0 |
0 |
| T13 |
0 |
328 |
0 |
0 |
| T39 |
0 |
4958 |
0 |
0 |
| T43 |
0 |
243477 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
122500049 |
0 |
0 |
| T2 |
107666 |
107430 |
0 |
0 |
| T3 |
4152 |
0 |
0 |
0 |
| T4 |
124233 |
124082 |
0 |
0 |
| T5 |
647392 |
593477 |
0 |
0 |
| T6 |
37337 |
36592 |
0 |
0 |
| T7 |
59728 |
25090 |
0 |
0 |
| T8 |
222833 |
222564 |
0 |
0 |
| T10 |
416384 |
412324 |
0 |
0 |
| T11 |
14544 |
14544 |
0 |
0 |
| T12 |
534863 |
480536 |
0 |
0 |
| T13 |
0 |
11608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | 1 | Covered | T1,T3,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | Covered | T1,T3,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T3,T5 |
| 0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
5473079 |
0 |
0 |
| T1 |
2176 |
403 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
2003 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
5022 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
15523 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
13662 |
0 |
0 |
| T14 |
0 |
7028 |
0 |
0 |
| T22 |
0 |
733 |
0 |
0 |
| T29 |
0 |
2934 |
0 |
0 |
| T30 |
0 |
52675 |
0 |
0 |
| T32 |
0 |
1261 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
25758180 |
0 |
0 |
| T1 |
2176 |
2176 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
4152 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
51120 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
33880 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
52600 |
0 |
0 |
| T29 |
0 |
10960 |
0 |
0 |
| T30 |
0 |
153832 |
0 |
0 |
| T32 |
0 |
3024 |
0 |
0 |
| T33 |
0 |
864 |
0 |
0 |
| T34 |
0 |
67512 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
25758180 |
0 |
0 |
| T1 |
2176 |
2176 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
4152 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
51120 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
33880 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
52600 |
0 |
0 |
| T29 |
0 |
10960 |
0 |
0 |
| T30 |
0 |
153832 |
0 |
0 |
| T32 |
0 |
3024 |
0 |
0 |
| T33 |
0 |
864 |
0 |
0 |
| T34 |
0 |
67512 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
25758180 |
0 |
0 |
| T1 |
2176 |
2176 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
4152 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
51120 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
33880 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
52600 |
0 |
0 |
| T29 |
0 |
10960 |
0 |
0 |
| T30 |
0 |
153832 |
0 |
0 |
| T32 |
0 |
3024 |
0 |
0 |
| T33 |
0 |
864 |
0 |
0 |
| T34 |
0 |
67512 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
5473079 |
0 |
0 |
| T1 |
2176 |
403 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
2003 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
5022 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
15523 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
13662 |
0 |
0 |
| T14 |
0 |
7028 |
0 |
0 |
| T22 |
0 |
733 |
0 |
0 |
| T29 |
0 |
2934 |
0 |
0 |
| T30 |
0 |
52675 |
0 |
0 |
| T32 |
0 |
1261 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T3,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T3,T5 |
| 0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
175935 |
0 |
0 |
| T1 |
2176 |
13 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
64 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
163 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
501 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
444 |
0 |
0 |
| T14 |
0 |
227 |
0 |
0 |
| T22 |
0 |
25 |
0 |
0 |
| T29 |
0 |
92 |
0 |
0 |
| T30 |
0 |
1694 |
0 |
0 |
| T32 |
0 |
40 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
25758180 |
0 |
0 |
| T1 |
2176 |
2176 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
4152 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
51120 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
33880 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
52600 |
0 |
0 |
| T29 |
0 |
10960 |
0 |
0 |
| T30 |
0 |
153832 |
0 |
0 |
| T32 |
0 |
3024 |
0 |
0 |
| T33 |
0 |
864 |
0 |
0 |
| T34 |
0 |
67512 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
25758180 |
0 |
0 |
| T1 |
2176 |
2176 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
4152 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
51120 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
33880 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
52600 |
0 |
0 |
| T29 |
0 |
10960 |
0 |
0 |
| T30 |
0 |
153832 |
0 |
0 |
| T32 |
0 |
3024 |
0 |
0 |
| T33 |
0 |
864 |
0 |
0 |
| T34 |
0 |
67512 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
25758180 |
0 |
0 |
| T1 |
2176 |
2176 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
4152 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
51120 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
33880 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
52600 |
0 |
0 |
| T29 |
0 |
10960 |
0 |
0 |
| T30 |
0 |
153832 |
0 |
0 |
| T32 |
0 |
3024 |
0 |
0 |
| T33 |
0 |
864 |
0 |
0 |
| T34 |
0 |
67512 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149568772 |
175935 |
0 |
0 |
| T1 |
2176 |
13 |
0 |
0 |
| T2 |
107666 |
0 |
0 |
0 |
| T3 |
4152 |
64 |
0 |
0 |
| T4 |
124233 |
0 |
0 |
0 |
| T5 |
647392 |
163 |
0 |
0 |
| T6 |
37337 |
0 |
0 |
0 |
| T7 |
59728 |
501 |
0 |
0 |
| T8 |
222833 |
0 |
0 |
0 |
| T10 |
416384 |
0 |
0 |
0 |
| T11 |
14544 |
0 |
0 |
0 |
| T12 |
0 |
444 |
0 |
0 |
| T14 |
0 |
227 |
0 |
0 |
| T22 |
0 |
25 |
0 |
0 |
| T29 |
0 |
92 |
0 |
0 |
| T30 |
0 |
1694 |
0 |
0 |
| T32 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
3176749 |
0 |
0 |
| T2 |
328994 |
10816 |
0 |
0 |
| T3 |
5682 |
0 |
0 |
0 |
| T4 |
36280 |
832 |
0 |
0 |
| T5 |
376933 |
7488 |
0 |
0 |
| T6 |
194150 |
832 |
0 |
0 |
| T7 |
299419 |
832 |
0 |
0 |
| T8 |
73751 |
5428 |
0 |
0 |
| T9 |
1258 |
0 |
0 |
0 |
| T10 |
175633 |
20314 |
0 |
0 |
| T11 |
33061 |
832 |
0 |
0 |
| T12 |
0 |
6656 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
459051185 |
0 |
0 |
| T1 |
5464 |
5384 |
0 |
0 |
| T2 |
328994 |
328987 |
0 |
0 |
| T3 |
5682 |
5594 |
0 |
0 |
| T4 |
36280 |
36182 |
0 |
0 |
| T5 |
376933 |
376874 |
0 |
0 |
| T6 |
194150 |
194053 |
0 |
0 |
| T7 |
299419 |
299350 |
0 |
0 |
| T8 |
73751 |
73669 |
0 |
0 |
| T9 |
1258 |
1175 |
0 |
0 |
| T10 |
175633 |
175625 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
459051185 |
0 |
0 |
| T1 |
5464 |
5384 |
0 |
0 |
| T2 |
328994 |
328987 |
0 |
0 |
| T3 |
5682 |
5594 |
0 |
0 |
| T4 |
36280 |
36182 |
0 |
0 |
| T5 |
376933 |
376874 |
0 |
0 |
| T6 |
194150 |
194053 |
0 |
0 |
| T7 |
299419 |
299350 |
0 |
0 |
| T8 |
73751 |
73669 |
0 |
0 |
| T9 |
1258 |
1175 |
0 |
0 |
| T10 |
175633 |
175625 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
459051185 |
0 |
0 |
| T1 |
5464 |
5384 |
0 |
0 |
| T2 |
328994 |
328987 |
0 |
0 |
| T3 |
5682 |
5594 |
0 |
0 |
| T4 |
36280 |
36182 |
0 |
0 |
| T5 |
376933 |
376874 |
0 |
0 |
| T6 |
194150 |
194053 |
0 |
0 |
| T7 |
299419 |
299350 |
0 |
0 |
| T8 |
73751 |
73669 |
0 |
0 |
| T9 |
1258 |
1175 |
0 |
0 |
| T10 |
175633 |
175625 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
3176749 |
0 |
0 |
| T2 |
328994 |
10816 |
0 |
0 |
| T3 |
5682 |
0 |
0 |
0 |
| T4 |
36280 |
832 |
0 |
0 |
| T5 |
376933 |
7488 |
0 |
0 |
| T6 |
194150 |
832 |
0 |
0 |
| T7 |
299419 |
832 |
0 |
0 |
| T8 |
73751 |
5428 |
0 |
0 |
| T9 |
1258 |
0 |
0 |
0 |
| T10 |
175633 |
20314 |
0 |
0 |
| T11 |
33061 |
832 |
0 |
0 |
| T12 |
0 |
6656 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
459051185 |
0 |
0 |
| T1 |
5464 |
5384 |
0 |
0 |
| T2 |
328994 |
328987 |
0 |
0 |
| T3 |
5682 |
5594 |
0 |
0 |
| T4 |
36280 |
36182 |
0 |
0 |
| T5 |
376933 |
376874 |
0 |
0 |
| T6 |
194150 |
194053 |
0 |
0 |
| T7 |
299419 |
299350 |
0 |
0 |
| T8 |
73751 |
73669 |
0 |
0 |
| T9 |
1258 |
1175 |
0 |
0 |
| T10 |
175633 |
175625 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
459051185 |
0 |
0 |
| T1 |
5464 |
5384 |
0 |
0 |
| T2 |
328994 |
328987 |
0 |
0 |
| T3 |
5682 |
5594 |
0 |
0 |
| T4 |
36280 |
36182 |
0 |
0 |
| T5 |
376933 |
376874 |
0 |
0 |
| T6 |
194150 |
194053 |
0 |
0 |
| T7 |
299419 |
299350 |
0 |
0 |
| T8 |
73751 |
73669 |
0 |
0 |
| T9 |
1258 |
1175 |
0 |
0 |
| T10 |
175633 |
175625 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
459051185 |
0 |
0 |
| T1 |
5464 |
5384 |
0 |
0 |
| T2 |
328994 |
328987 |
0 |
0 |
| T3 |
5682 |
5594 |
0 |
0 |
| T4 |
36280 |
36182 |
0 |
0 |
| T5 |
376933 |
376874 |
0 |
0 |
| T6 |
194150 |
194053 |
0 |
0 |
| T7 |
299419 |
299350 |
0 |
0 |
| T8 |
73751 |
73669 |
0 |
0 |
| T9 |
1258 |
1175 |
0 |
0 |
| T10 |
175633 |
175625 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
459139631 |
0 |
0 |
0 |