dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 461548145 2993152 0 0
DepthKnown_A 461548145 461414651 0 0
RvalidKnown_A 461548145 461414651 0 0
WreadyKnown_A 461548145 461414651 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 2993152 0 0
T2 328994 16633 0 0
T3 5682 0 0 0
T4 36280 1663 0 0
T5 376933 9981 0 0
T6 194150 832 0 0
T7 299419 832 0 0
T8 73751 4166 0 0
T9 1258 0 0 0
T10 175633 13321 0 0
T11 33061 1663 0 0
T12 0 8318 0 0
T13 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 461548145 3202926 0 0
DepthKnown_A 461548145 461414651 0 0
RvalidKnown_A 461548145 461414651 0 0
WreadyKnown_A 461548145 461414651 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 3202926 0 0
T2 328994 10816 0 0
T3 5682 0 0 0
T4 36280 832 0 0
T5 376933 7488 0 0
T6 194150 832 0 0
T7 299419 832 0 0
T8 73751 5428 0 0
T9 1258 0 0 0
T10 175633 20314 0 0
T11 33061 832 0 0
T12 0 6656 0 0
T13 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 461548145 184614 0 0
DepthKnown_A 461548145 461414651 0 0
RvalidKnown_A 461548145 461414651 0 0
WreadyKnown_A 461548145 461414651 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 184614 0 0
T1 5464 47 0 0
T2 328994 128 0 0
T3 5682 25 0 0
T4 36280 0 0 0
T5 376933 290 0 0
T6 194150 0 0 0
T7 299419 273 0 0
T8 73751 0 0 0
T9 1258 0 0 0
T10 175633 476 0 0
T12 0 494 0 0
T29 0 108 0 0
T43 0 321 0 0
T44 0 192 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 461548145 407345 0 0
DepthKnown_A 461548145 461414651 0 0
RvalidKnown_A 461548145 461414651 0 0
WreadyKnown_A 461548145 461414651 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 407345 0 0
T1 5464 47 0 0
T2 328994 128 0 0
T3 5682 118 0 0
T4 36280 0 0 0
T5 376933 290 0 0
T6 194150 0 0 0
T7 299419 273 0 0
T8 73751 0 0 0
T9 1258 0 0 0
T10 175633 2151 0 0
T12 0 494 0 0
T29 0 367 0 0
T43 0 1451 0 0
T44 0 192 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 461548145 5858799 0 0
DepthKnown_A 461548145 461414651 0 0
RvalidKnown_A 461548145 461414651 0 0
WreadyKnown_A 461548145 461414651 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 5858799 0 0
T1 5464 1811 0 0
T2 328994 5777 0 0
T3 5682 224 0 0
T4 36280 1340 0 0
T5 376933 2920 0 0
T6 194150 10713 0 0
T7 299419 5957 0 0
T8 73751 411 0 0
T9 1258 47 0 0
T10 175633 3312 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 461548145 13064901 0 0
DepthKnown_A 461548145 461414651 0 0
RvalidKnown_A 461548145 461414651 0 0
WreadyKnown_A 461548145 461414651 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 13064901 0 0
T1 5464 1811 0 0
T2 328994 5773 0 0
T3 5682 1057 0 0
T4 36280 4087 0 0
T5 376933 2902 0 0
T6 194150 10711 0 0
T7 299419 5873 0 0
T8 73751 1671 0 0
T9 1258 47 0 0
T10 175633 14429 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461548145 461414651 0 0
T1 5464 5384 0 0
T2 328994 328987 0 0
T3 5682 5594 0 0
T4 36280 36182 0 0
T5 376933 376874 0 0
T6 194150 194053 0 0
T7 299419 299350 0 0
T8 73751 73669 0 0
T9 1258 1175 0 0
T10 175633 175625 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%