Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
22522068 |
0 |
0 |
T1 |
183141 |
5276 |
0 |
0 |
T2 |
372856 |
17778 |
0 |
0 |
T3 |
309510 |
44847 |
0 |
0 |
T4 |
57338 |
1934 |
0 |
0 |
T5 |
915562 |
211605 |
0 |
0 |
T7 |
4220 |
30 |
0 |
0 |
T8 |
357396 |
43934 |
0 |
0 |
T9 |
269880 |
91912 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
24120 |
0 |
0 |
T12 |
0 |
7699 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
22522068 |
0 |
0 |
T1 |
183141 |
5276 |
0 |
0 |
T2 |
372856 |
17778 |
0 |
0 |
T3 |
309510 |
44847 |
0 |
0 |
T4 |
57338 |
1934 |
0 |
0 |
T5 |
915562 |
211605 |
0 |
0 |
T7 |
4220 |
30 |
0 |
0 |
T8 |
357396 |
43934 |
0 |
0 |
T9 |
269880 |
91912 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
24120 |
0 |
0 |
T12 |
0 |
7699 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
23684744 |
0 |
0 |
T1 |
183141 |
5472 |
0 |
0 |
T2 |
372856 |
18669 |
0 |
0 |
T3 |
309510 |
46536 |
0 |
0 |
T4 |
57338 |
2060 |
0 |
0 |
T5 |
915562 |
223893 |
0 |
0 |
T7 |
4220 |
28 |
0 |
0 |
T8 |
357396 |
45965 |
0 |
0 |
T9 |
269880 |
95848 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25016 |
0 |
0 |
T12 |
0 |
8468 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
23684744 |
0 |
0 |
T1 |
183141 |
5472 |
0 |
0 |
T2 |
372856 |
18669 |
0 |
0 |
T3 |
309510 |
46536 |
0 |
0 |
T4 |
57338 |
2060 |
0 |
0 |
T5 |
915562 |
223893 |
0 |
0 |
T7 |
4220 |
28 |
0 |
0 |
T8 |
357396 |
45965 |
0 |
0 |
T9 |
269880 |
95848 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25016 |
0 |
0 |
T12 |
0 |
8468 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
120125772 |
0 |
0 |
T1 |
183141 |
105719 |
0 |
0 |
T2 |
372856 |
208666 |
0 |
0 |
T3 |
309510 |
306891 |
0 |
0 |
T4 |
57338 |
57338 |
0 |
0 |
T5 |
915562 |
895510 |
0 |
0 |
T7 |
4220 |
4220 |
0 |
0 |
T8 |
357396 |
199573 |
0 |
0 |
T9 |
269880 |
269880 |
0 |
0 |
T10 |
1872 |
0 |
0 |
0 |
T11 |
25677 |
25296 |
0 |
0 |
T12 |
0 |
8732 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
6119731 |
0 |
0 |
T1 |
183141 |
15773 |
0 |
0 |
T2 |
372856 |
64501 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
2650 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
20562 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1323 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T13 |
0 |
59801 |
0 |
0 |
T14 |
0 |
20519 |
0 |
0 |
T25 |
0 |
740 |
0 |
0 |
T27 |
0 |
17978 |
0 |
0 |
T38 |
0 |
54658 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
28785900 |
0 |
0 |
T1 |
183141 |
74640 |
0 |
0 |
T2 |
372856 |
157672 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
14624 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
155152 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1872 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T31 |
0 |
216 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
88368 |
0 |
0 |
T35 |
0 |
62240 |
0 |
0 |
T36 |
0 |
864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
28785900 |
0 |
0 |
T1 |
183141 |
74640 |
0 |
0 |
T2 |
372856 |
157672 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
14624 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
155152 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1872 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T31 |
0 |
216 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
88368 |
0 |
0 |
T35 |
0 |
62240 |
0 |
0 |
T36 |
0 |
864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
28785900 |
0 |
0 |
T1 |
183141 |
74640 |
0 |
0 |
T2 |
372856 |
157672 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
14624 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
155152 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1872 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T31 |
0 |
216 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
88368 |
0 |
0 |
T35 |
0 |
62240 |
0 |
0 |
T36 |
0 |
864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
6119731 |
0 |
0 |
T1 |
183141 |
15773 |
0 |
0 |
T2 |
372856 |
64501 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
2650 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
20562 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1323 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T13 |
0 |
59801 |
0 |
0 |
T14 |
0 |
20519 |
0 |
0 |
T25 |
0 |
740 |
0 |
0 |
T27 |
0 |
17978 |
0 |
0 |
T38 |
0 |
54658 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
196673 |
0 |
0 |
T1 |
183141 |
505 |
0 |
0 |
T2 |
372856 |
2074 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
84 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
664 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
42 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T13 |
0 |
1915 |
0 |
0 |
T14 |
0 |
660 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T27 |
0 |
579 |
0 |
0 |
T38 |
0 |
1749 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
28785900 |
0 |
0 |
T1 |
183141 |
74640 |
0 |
0 |
T2 |
372856 |
157672 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
14624 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
155152 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1872 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T31 |
0 |
216 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
88368 |
0 |
0 |
T35 |
0 |
62240 |
0 |
0 |
T36 |
0 |
864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
28785900 |
0 |
0 |
T1 |
183141 |
74640 |
0 |
0 |
T2 |
372856 |
157672 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
14624 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
155152 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1872 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T31 |
0 |
216 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
88368 |
0 |
0 |
T35 |
0 |
62240 |
0 |
0 |
T36 |
0 |
864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
28785900 |
0 |
0 |
T1 |
183141 |
74640 |
0 |
0 |
T2 |
372856 |
157672 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
14624 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
155152 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
1872 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T31 |
0 |
216 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
88368 |
0 |
0 |
T35 |
0 |
62240 |
0 |
0 |
T36 |
0 |
864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150274106 |
196673 |
0 |
0 |
T1 |
183141 |
505 |
0 |
0 |
T2 |
372856 |
2074 |
0 |
0 |
T3 |
309510 |
0 |
0 |
0 |
T4 |
57338 |
0 |
0 |
0 |
T5 |
915562 |
84 |
0 |
0 |
T7 |
4220 |
0 |
0 |
0 |
T8 |
357396 |
664 |
0 |
0 |
T9 |
269880 |
0 |
0 |
0 |
T10 |
1872 |
42 |
0 |
0 |
T11 |
25677 |
0 |
0 |
0 |
T13 |
0 |
1915 |
0 |
0 |
T14 |
0 |
660 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T27 |
0 |
579 |
0 |
0 |
T38 |
0 |
1749 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
3055657 |
0 |
0 |
T1 |
194803 |
12345 |
0 |
0 |
T2 |
117406 |
5824 |
0 |
0 |
T3 |
966652 |
6656 |
0 |
0 |
T4 |
290427 |
832 |
0 |
0 |
T5 |
101845 |
24625 |
0 |
0 |
T6 |
1369 |
0 |
0 |
0 |
T7 |
34451 |
2524 |
0 |
0 |
T8 |
148284 |
2496 |
0 |
0 |
T9 |
142344 |
832 |
0 |
0 |
T10 |
1773 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
485641673 |
0 |
0 |
T1 |
194803 |
194742 |
0 |
0 |
T2 |
117406 |
117397 |
0 |
0 |
T3 |
966652 |
966576 |
0 |
0 |
T4 |
290427 |
290364 |
0 |
0 |
T5 |
101845 |
101837 |
0 |
0 |
T6 |
1369 |
1277 |
0 |
0 |
T7 |
34451 |
34359 |
0 |
0 |
T8 |
148284 |
148206 |
0 |
0 |
T9 |
142344 |
142273 |
0 |
0 |
T10 |
1773 |
1696 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
485641673 |
0 |
0 |
T1 |
194803 |
194742 |
0 |
0 |
T2 |
117406 |
117397 |
0 |
0 |
T3 |
966652 |
966576 |
0 |
0 |
T4 |
290427 |
290364 |
0 |
0 |
T5 |
101845 |
101837 |
0 |
0 |
T6 |
1369 |
1277 |
0 |
0 |
T7 |
34451 |
34359 |
0 |
0 |
T8 |
148284 |
148206 |
0 |
0 |
T9 |
142344 |
142273 |
0 |
0 |
T10 |
1773 |
1696 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
485641673 |
0 |
0 |
T1 |
194803 |
194742 |
0 |
0 |
T2 |
117406 |
117397 |
0 |
0 |
T3 |
966652 |
966576 |
0 |
0 |
T4 |
290427 |
290364 |
0 |
0 |
T5 |
101845 |
101837 |
0 |
0 |
T6 |
1369 |
1277 |
0 |
0 |
T7 |
34451 |
34359 |
0 |
0 |
T8 |
148284 |
148206 |
0 |
0 |
T9 |
142344 |
142273 |
0 |
0 |
T10 |
1773 |
1696 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
3055657 |
0 |
0 |
T1 |
194803 |
12345 |
0 |
0 |
T2 |
117406 |
5824 |
0 |
0 |
T3 |
966652 |
6656 |
0 |
0 |
T4 |
290427 |
832 |
0 |
0 |
T5 |
101845 |
24625 |
0 |
0 |
T6 |
1369 |
0 |
0 |
0 |
T7 |
34451 |
2524 |
0 |
0 |
T8 |
148284 |
2496 |
0 |
0 |
T9 |
142344 |
832 |
0 |
0 |
T10 |
1773 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
485641673 |
0 |
0 |
T1 |
194803 |
194742 |
0 |
0 |
T2 |
117406 |
117397 |
0 |
0 |
T3 |
966652 |
966576 |
0 |
0 |
T4 |
290427 |
290364 |
0 |
0 |
T5 |
101845 |
101837 |
0 |
0 |
T6 |
1369 |
1277 |
0 |
0 |
T7 |
34451 |
34359 |
0 |
0 |
T8 |
148284 |
148206 |
0 |
0 |
T9 |
142344 |
142273 |
0 |
0 |
T10 |
1773 |
1696 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
485641673 |
0 |
0 |
T1 |
194803 |
194742 |
0 |
0 |
T2 |
117406 |
117397 |
0 |
0 |
T3 |
966652 |
966576 |
0 |
0 |
T4 |
290427 |
290364 |
0 |
0 |
T5 |
101845 |
101837 |
0 |
0 |
T6 |
1369 |
1277 |
0 |
0 |
T7 |
34451 |
34359 |
0 |
0 |
T8 |
148284 |
148206 |
0 |
0 |
T9 |
142344 |
142273 |
0 |
0 |
T10 |
1773 |
1696 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
485641673 |
0 |
0 |
T1 |
194803 |
194742 |
0 |
0 |
T2 |
117406 |
117397 |
0 |
0 |
T3 |
966652 |
966576 |
0 |
0 |
T4 |
290427 |
290364 |
0 |
0 |
T5 |
101845 |
101837 |
0 |
0 |
T6 |
1369 |
1277 |
0 |
0 |
T7 |
34451 |
34359 |
0 |
0 |
T8 |
148284 |
148206 |
0 |
0 |
T9 |
142344 |
142273 |
0 |
0 |
T10 |
1773 |
1696 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
485729829 |
0 |
0 |
0 |