Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Covered | T2,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T6,T7 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T6,T7 |
| 0 |
0 |
Covered |
T2,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T6,T7 |
| 0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
21605734 |
0 |
0 |
| T2 |
22128 |
20988 |
0 |
0 |
| T6 |
711182 |
181860 |
0 |
0 |
| T7 |
11779 |
10245 |
0 |
0 |
| T8 |
26517 |
25210 |
0 |
0 |
| T9 |
489550 |
61284 |
0 |
0 |
| T10 |
339688 |
7523 |
0 |
0 |
| T12 |
14981 |
13353 |
0 |
0 |
| T14 |
250071 |
28225 |
0 |
0 |
| T15 |
515905 |
65908 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
5124 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
21605734 |
0 |
0 |
| T2 |
22128 |
20988 |
0 |
0 |
| T6 |
711182 |
181860 |
0 |
0 |
| T7 |
11779 |
10245 |
0 |
0 |
| T8 |
26517 |
25210 |
0 |
0 |
| T9 |
489550 |
61284 |
0 |
0 |
| T10 |
339688 |
7523 |
0 |
0 |
| T12 |
14981 |
13353 |
0 |
0 |
| T14 |
250071 |
28225 |
0 |
0 |
| T15 |
515905 |
65908 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
5124 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | 1 | Covered | T2,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Covered | T2,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T6,T7 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T6,T7 |
| 0 |
0 |
Covered |
T2,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T6,T7 |
| 0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
22734472 |
0 |
0 |
| T2 |
22128 |
21824 |
0 |
0 |
| T6 |
711182 |
190679 |
0 |
0 |
| T7 |
11779 |
11101 |
0 |
0 |
| T8 |
26517 |
26204 |
0 |
0 |
| T9 |
489550 |
63659 |
0 |
0 |
| T10 |
339688 |
7888 |
0 |
0 |
| T12 |
14981 |
14225 |
0 |
0 |
| T14 |
250071 |
29225 |
0 |
0 |
| T15 |
515905 |
70170 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
5456 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
22734472 |
0 |
0 |
| T2 |
22128 |
21824 |
0 |
0 |
| T6 |
711182 |
190679 |
0 |
0 |
| T7 |
11779 |
11101 |
0 |
0 |
| T8 |
26517 |
26204 |
0 |
0 |
| T9 |
489550 |
63659 |
0 |
0 |
| T10 |
339688 |
7888 |
0 |
0 |
| T12 |
14981 |
14225 |
0 |
0 |
| T14 |
250071 |
29225 |
0 |
0 |
| T15 |
515905 |
70170 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
5456 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T6,T7 |
| 0 |
0 |
Covered |
T2,T6,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
116044760 |
0 |
0 |
| T2 |
22128 |
22128 |
0 |
0 |
| T6 |
711182 |
696505 |
0 |
0 |
| T7 |
11779 |
11389 |
0 |
0 |
| T8 |
26517 |
26460 |
0 |
0 |
| T9 |
489550 |
252719 |
0 |
0 |
| T10 |
339688 |
147195 |
0 |
0 |
| T12 |
14981 |
14529 |
0 |
0 |
| T14 |
250071 |
221782 |
0 |
0 |
| T15 |
515905 |
343611 |
0 |
0 |
| T16 |
1948 |
0 |
0 |
0 |
| T17 |
0 |
33552 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | 1 | Covered | T1,T6,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T6,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | Covered | T1,T6,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T6,T9 |
| 0 |
0 |
Covered |
T1,T6,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T9 |
| 0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
5602785 |
0 |
0 |
| T1 |
54506 |
23677 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
6280 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
34633 |
0 |
0 |
| T10 |
339688 |
43701 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
826 |
0 |
0 |
| T15 |
515905 |
54743 |
0 |
0 |
| T16 |
0 |
457 |
0 |
0 |
| T25 |
0 |
20491 |
0 |
0 |
| T26 |
0 |
18370 |
0 |
0 |
| T27 |
0 |
340 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
27987302 |
0 |
0 |
| T1 |
54506 |
53144 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
10304 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
233448 |
0 |
0 |
| T10 |
339688 |
187160 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26064 |
0 |
0 |
| T15 |
515905 |
162688 |
0 |
0 |
| T16 |
0 |
1920 |
0 |
0 |
| T25 |
0 |
64160 |
0 |
0 |
| T26 |
0 |
122752 |
0 |
0 |
| T27 |
0 |
2920 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
27987302 |
0 |
0 |
| T1 |
54506 |
53144 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
10304 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
233448 |
0 |
0 |
| T10 |
339688 |
187160 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26064 |
0 |
0 |
| T15 |
515905 |
162688 |
0 |
0 |
| T16 |
0 |
1920 |
0 |
0 |
| T25 |
0 |
64160 |
0 |
0 |
| T26 |
0 |
122752 |
0 |
0 |
| T27 |
0 |
2920 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
27987302 |
0 |
0 |
| T1 |
54506 |
53144 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
10304 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
233448 |
0 |
0 |
| T10 |
339688 |
187160 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26064 |
0 |
0 |
| T15 |
515905 |
162688 |
0 |
0 |
| T16 |
0 |
1920 |
0 |
0 |
| T25 |
0 |
64160 |
0 |
0 |
| T26 |
0 |
122752 |
0 |
0 |
| T27 |
0 |
2920 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
5602785 |
0 |
0 |
| T1 |
54506 |
23677 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
6280 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
34633 |
0 |
0 |
| T10 |
339688 |
43701 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
826 |
0 |
0 |
| T15 |
515905 |
54743 |
0 |
0 |
| T16 |
0 |
457 |
0 |
0 |
| T25 |
0 |
20491 |
0 |
0 |
| T26 |
0 |
18370 |
0 |
0 |
| T27 |
0 |
340 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T6,T9 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T6,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T6,T9 |
| 0 |
0 |
Covered |
T1,T6,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T9 |
| 0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
180086 |
0 |
0 |
| T1 |
54506 |
763 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
200 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
1110 |
0 |
0 |
| T10 |
339688 |
1402 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26 |
0 |
0 |
| T15 |
515905 |
1753 |
0 |
0 |
| T16 |
0 |
15 |
0 |
0 |
| T25 |
0 |
657 |
0 |
0 |
| T26 |
0 |
598 |
0 |
0 |
| T27 |
0 |
11 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
27987302 |
0 |
0 |
| T1 |
54506 |
53144 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
10304 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
233448 |
0 |
0 |
| T10 |
339688 |
187160 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26064 |
0 |
0 |
| T15 |
515905 |
162688 |
0 |
0 |
| T16 |
0 |
1920 |
0 |
0 |
| T25 |
0 |
64160 |
0 |
0 |
| T26 |
0 |
122752 |
0 |
0 |
| T27 |
0 |
2920 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
27987302 |
0 |
0 |
| T1 |
54506 |
53144 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
10304 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
233448 |
0 |
0 |
| T10 |
339688 |
187160 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26064 |
0 |
0 |
| T15 |
515905 |
162688 |
0 |
0 |
| T16 |
0 |
1920 |
0 |
0 |
| T25 |
0 |
64160 |
0 |
0 |
| T26 |
0 |
122752 |
0 |
0 |
| T27 |
0 |
2920 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
27987302 |
0 |
0 |
| T1 |
54506 |
53144 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
10304 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
233448 |
0 |
0 |
| T10 |
339688 |
187160 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26064 |
0 |
0 |
| T15 |
515905 |
162688 |
0 |
0 |
| T16 |
0 |
1920 |
0 |
0 |
| T25 |
0 |
64160 |
0 |
0 |
| T26 |
0 |
122752 |
0 |
0 |
| T27 |
0 |
2920 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145334546 |
180086 |
0 |
0 |
| T1 |
54506 |
763 |
0 |
0 |
| T2 |
22128 |
0 |
0 |
0 |
| T6 |
711182 |
200 |
0 |
0 |
| T7 |
11779 |
0 |
0 |
0 |
| T8 |
26517 |
0 |
0 |
0 |
| T9 |
489550 |
1110 |
0 |
0 |
| T10 |
339688 |
1402 |
0 |
0 |
| T12 |
14981 |
0 |
0 |
0 |
| T14 |
250071 |
26 |
0 |
0 |
| T15 |
515905 |
1753 |
0 |
0 |
| T16 |
0 |
15 |
0 |
0 |
| T25 |
0 |
657 |
0 |
0 |
| T26 |
0 |
598 |
0 |
0 |
| T27 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
3022361 |
0 |
0 |
| T2 |
135794 |
832 |
0 |
0 |
| T3 |
1235 |
0 |
0 |
0 |
| T4 |
8897 |
2562 |
0 |
0 |
| T5 |
2768 |
832 |
0 |
0 |
| T6 |
436975 |
26439 |
0 |
0 |
| T7 |
20901 |
3865 |
0 |
0 |
| T8 |
87390 |
832 |
0 |
0 |
| T9 |
172323 |
2496 |
0 |
0 |
| T10 |
351139 |
2496 |
0 |
0 |
| T11 |
5174 |
0 |
0 |
0 |
| T12 |
0 |
833 |
0 |
0 |
| T14 |
0 |
4160 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
456146481 |
0 |
0 |
| T1 |
381620 |
381548 |
0 |
0 |
| T2 |
135794 |
135696 |
0 |
0 |
| T3 |
1235 |
1152 |
0 |
0 |
| T4 |
8897 |
8818 |
0 |
0 |
| T5 |
2768 |
2674 |
0 |
0 |
| T6 |
436975 |
436942 |
0 |
0 |
| T7 |
20901 |
20846 |
0 |
0 |
| T8 |
87390 |
87307 |
0 |
0 |
| T9 |
172323 |
172233 |
0 |
0 |
| T10 |
351139 |
351089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
456146481 |
0 |
0 |
| T1 |
381620 |
381548 |
0 |
0 |
| T2 |
135794 |
135696 |
0 |
0 |
| T3 |
1235 |
1152 |
0 |
0 |
| T4 |
8897 |
8818 |
0 |
0 |
| T5 |
2768 |
2674 |
0 |
0 |
| T6 |
436975 |
436942 |
0 |
0 |
| T7 |
20901 |
20846 |
0 |
0 |
| T8 |
87390 |
87307 |
0 |
0 |
| T9 |
172323 |
172233 |
0 |
0 |
| T10 |
351139 |
351089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
456146481 |
0 |
0 |
| T1 |
381620 |
381548 |
0 |
0 |
| T2 |
135794 |
135696 |
0 |
0 |
| T3 |
1235 |
1152 |
0 |
0 |
| T4 |
8897 |
8818 |
0 |
0 |
| T5 |
2768 |
2674 |
0 |
0 |
| T6 |
436975 |
436942 |
0 |
0 |
| T7 |
20901 |
20846 |
0 |
0 |
| T8 |
87390 |
87307 |
0 |
0 |
| T9 |
172323 |
172233 |
0 |
0 |
| T10 |
351139 |
351089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
3022361 |
0 |
0 |
| T2 |
135794 |
832 |
0 |
0 |
| T3 |
1235 |
0 |
0 |
0 |
| T4 |
8897 |
2562 |
0 |
0 |
| T5 |
2768 |
832 |
0 |
0 |
| T6 |
436975 |
26439 |
0 |
0 |
| T7 |
20901 |
3865 |
0 |
0 |
| T8 |
87390 |
832 |
0 |
0 |
| T9 |
172323 |
2496 |
0 |
0 |
| T10 |
351139 |
2496 |
0 |
0 |
| T11 |
5174 |
0 |
0 |
0 |
| T12 |
0 |
833 |
0 |
0 |
| T14 |
0 |
4160 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
456146481 |
0 |
0 |
| T1 |
381620 |
381548 |
0 |
0 |
| T2 |
135794 |
135696 |
0 |
0 |
| T3 |
1235 |
1152 |
0 |
0 |
| T4 |
8897 |
8818 |
0 |
0 |
| T5 |
2768 |
2674 |
0 |
0 |
| T6 |
436975 |
436942 |
0 |
0 |
| T7 |
20901 |
20846 |
0 |
0 |
| T8 |
87390 |
87307 |
0 |
0 |
| T9 |
172323 |
172233 |
0 |
0 |
| T10 |
351139 |
351089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
456146481 |
0 |
0 |
| T1 |
381620 |
381548 |
0 |
0 |
| T2 |
135794 |
135696 |
0 |
0 |
| T3 |
1235 |
1152 |
0 |
0 |
| T4 |
8897 |
8818 |
0 |
0 |
| T5 |
2768 |
2674 |
0 |
0 |
| T6 |
436975 |
436942 |
0 |
0 |
| T7 |
20901 |
20846 |
0 |
0 |
| T8 |
87390 |
87307 |
0 |
0 |
| T9 |
172323 |
172233 |
0 |
0 |
| T10 |
351139 |
351089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
456146481 |
0 |
0 |
| T1 |
381620 |
381548 |
0 |
0 |
| T2 |
135794 |
135696 |
0 |
0 |
| T3 |
1235 |
1152 |
0 |
0 |
| T4 |
8897 |
8818 |
0 |
0 |
| T5 |
2768 |
2674 |
0 |
0 |
| T6 |
436975 |
436942 |
0 |
0 |
| T7 |
20901 |
20846 |
0 |
0 |
| T8 |
87390 |
87307 |
0 |
0 |
| T9 |
172323 |
172233 |
0 |
0 |
| T10 |
351139 |
351089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456230764 |
0 |
0 |
0 |