Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
20666431 |
0 |
0 |
T1 |
22080 |
1960 |
0 |
0 |
T2 |
296668 |
27018 |
0 |
0 |
T3 |
22818 |
21600 |
0 |
0 |
T5 |
91796 |
66708 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
134755 |
0 |
0 |
T10 |
567055 |
88099 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
14118 |
0 |
0 |
T13 |
0 |
15920 |
0 |
0 |
T14 |
0 |
3622 |
0 |
0 |
T43 |
0 |
82 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
20666431 |
0 |
0 |
T1 |
22080 |
1960 |
0 |
0 |
T2 |
296668 |
27018 |
0 |
0 |
T3 |
22818 |
21600 |
0 |
0 |
T5 |
91796 |
66708 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
134755 |
0 |
0 |
T10 |
567055 |
88099 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
14118 |
0 |
0 |
T13 |
0 |
15920 |
0 |
0 |
T14 |
0 |
3622 |
0 |
0 |
T43 |
0 |
82 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
21714448 |
0 |
0 |
T1 |
22080 |
2080 |
0 |
0 |
T2 |
296668 |
28104 |
0 |
0 |
T3 |
22818 |
22546 |
0 |
0 |
T5 |
91796 |
69972 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
140736 |
0 |
0 |
T10 |
567055 |
92916 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
14983 |
0 |
0 |
T13 |
0 |
16826 |
0 |
0 |
T14 |
0 |
3905 |
0 |
0 |
T43 |
0 |
80 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
21714448 |
0 |
0 |
T1 |
22080 |
2080 |
0 |
0 |
T2 |
296668 |
28104 |
0 |
0 |
T3 |
22818 |
22546 |
0 |
0 |
T5 |
91796 |
69972 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
140736 |
0 |
0 |
T10 |
567055 |
92916 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
14983 |
0 |
0 |
T13 |
0 |
16826 |
0 |
0 |
T14 |
0 |
3905 |
0 |
0 |
T43 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
113500253 |
0 |
0 |
T1 |
22080 |
22080 |
0 |
0 |
T2 |
296668 |
265110 |
0 |
0 |
T3 |
22818 |
22818 |
0 |
0 |
T5 |
91796 |
91796 |
0 |
0 |
T6 |
432 |
0 |
0 |
0 |
T7 |
44656 |
44656 |
0 |
0 |
T9 |
399133 |
397558 |
0 |
0 |
T10 |
567055 |
564306 |
0 |
0 |
T11 |
2640 |
0 |
0 |
0 |
T12 |
29543 |
29543 |
0 |
0 |
T13 |
0 |
17098 |
0 |
0 |
T14 |
0 |
6153 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T11 |
1 | 0 | 1 | Covered | T2,T6,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T6,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T2,T6,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T11 |
0 |
0 |
Covered |
T2,T6,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
5537713 |
0 |
0 |
T2 |
296668 |
10753 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
76 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2003 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
103359 |
0 |
0 |
T17 |
0 |
1978 |
0 |
0 |
T18 |
0 |
51457 |
0 |
0 |
T25 |
0 |
47555 |
0 |
0 |
T33 |
0 |
32978 |
0 |
0 |
T44 |
0 |
26795 |
0 |
0 |
T46 |
0 |
6159 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
26202878 |
0 |
0 |
T2 |
296668 |
28888 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
432 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2640 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
281728 |
0 |
0 |
T25 |
0 |
216136 |
0 |
0 |
T30 |
0 |
90376 |
0 |
0 |
T31 |
0 |
864 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
87776 |
0 |
0 |
T34 |
0 |
51680 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
26202878 |
0 |
0 |
T2 |
296668 |
28888 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
432 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2640 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
281728 |
0 |
0 |
T25 |
0 |
216136 |
0 |
0 |
T30 |
0 |
90376 |
0 |
0 |
T31 |
0 |
864 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
87776 |
0 |
0 |
T34 |
0 |
51680 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
26202878 |
0 |
0 |
T2 |
296668 |
28888 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
432 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2640 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
281728 |
0 |
0 |
T25 |
0 |
216136 |
0 |
0 |
T30 |
0 |
90376 |
0 |
0 |
T31 |
0 |
864 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
87776 |
0 |
0 |
T34 |
0 |
51680 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
5537713 |
0 |
0 |
T2 |
296668 |
10753 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
76 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2003 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
103359 |
0 |
0 |
T17 |
0 |
1978 |
0 |
0 |
T18 |
0 |
51457 |
0 |
0 |
T25 |
0 |
47555 |
0 |
0 |
T33 |
0 |
32978 |
0 |
0 |
T44 |
0 |
26795 |
0 |
0 |
T46 |
0 |
6159 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T6,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T11 |
0 |
0 |
Covered |
T2,T6,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
177994 |
0 |
0 |
T2 |
296668 |
347 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
2 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
64 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
3323 |
0 |
0 |
T17 |
0 |
64 |
0 |
0 |
T18 |
0 |
1659 |
0 |
0 |
T25 |
0 |
1532 |
0 |
0 |
T33 |
0 |
1062 |
0 |
0 |
T44 |
0 |
859 |
0 |
0 |
T46 |
0 |
196 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
26202878 |
0 |
0 |
T2 |
296668 |
28888 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
432 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2640 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
281728 |
0 |
0 |
T25 |
0 |
216136 |
0 |
0 |
T30 |
0 |
90376 |
0 |
0 |
T31 |
0 |
864 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
87776 |
0 |
0 |
T34 |
0 |
51680 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
26202878 |
0 |
0 |
T2 |
296668 |
28888 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
432 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2640 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
281728 |
0 |
0 |
T25 |
0 |
216136 |
0 |
0 |
T30 |
0 |
90376 |
0 |
0 |
T31 |
0 |
864 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
87776 |
0 |
0 |
T34 |
0 |
51680 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
26202878 |
0 |
0 |
T2 |
296668 |
28888 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
432 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
2640 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
281728 |
0 |
0 |
T25 |
0 |
216136 |
0 |
0 |
T30 |
0 |
90376 |
0 |
0 |
T31 |
0 |
864 |
0 |
0 |
T32 |
0 |
288 |
0 |
0 |
T33 |
0 |
87776 |
0 |
0 |
T34 |
0 |
51680 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140982772 |
177994 |
0 |
0 |
T2 |
296668 |
347 |
0 |
0 |
T3 |
22818 |
0 |
0 |
0 |
T5 |
91796 |
0 |
0 |
0 |
T6 |
432 |
2 |
0 |
0 |
T7 |
44656 |
0 |
0 |
0 |
T9 |
399133 |
0 |
0 |
0 |
T10 |
567055 |
0 |
0 |
0 |
T11 |
2640 |
64 |
0 |
0 |
T12 |
29543 |
0 |
0 |
0 |
T13 |
17326 |
0 |
0 |
0 |
T16 |
0 |
3323 |
0 |
0 |
T17 |
0 |
64 |
0 |
0 |
T18 |
0 |
1659 |
0 |
0 |
T25 |
0 |
1532 |
0 |
0 |
T33 |
0 |
1062 |
0 |
0 |
T44 |
0 |
859 |
0 |
0 |
T46 |
0 |
196 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
2881649 |
0 |
0 |
T1 |
76906 |
3728 |
0 |
0 |
T2 |
120478 |
4992 |
0 |
0 |
T3 |
15104 |
832 |
0 |
0 |
T4 |
1403 |
0 |
0 |
0 |
T5 |
186784 |
832 |
0 |
0 |
T6 |
4743 |
0 |
0 |
0 |
T7 |
270958 |
832 |
0 |
0 |
T8 |
3439 |
836 |
0 |
0 |
T9 |
175321 |
10881 |
0 |
0 |
T10 |
287841 |
10093 |
0 |
0 |
T12 |
0 |
1088 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
414473306 |
0 |
0 |
T1 |
76906 |
76814 |
0 |
0 |
T2 |
120478 |
120472 |
0 |
0 |
T3 |
15104 |
15042 |
0 |
0 |
T4 |
1403 |
1343 |
0 |
0 |
T5 |
186784 |
186706 |
0 |
0 |
T6 |
4743 |
4677 |
0 |
0 |
T7 |
270958 |
270875 |
0 |
0 |
T8 |
3439 |
3367 |
0 |
0 |
T9 |
175321 |
175248 |
0 |
0 |
T10 |
287841 |
287836 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
414473306 |
0 |
0 |
T1 |
76906 |
76814 |
0 |
0 |
T2 |
120478 |
120472 |
0 |
0 |
T3 |
15104 |
15042 |
0 |
0 |
T4 |
1403 |
1343 |
0 |
0 |
T5 |
186784 |
186706 |
0 |
0 |
T6 |
4743 |
4677 |
0 |
0 |
T7 |
270958 |
270875 |
0 |
0 |
T8 |
3439 |
3367 |
0 |
0 |
T9 |
175321 |
175248 |
0 |
0 |
T10 |
287841 |
287836 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
414473306 |
0 |
0 |
T1 |
76906 |
76814 |
0 |
0 |
T2 |
120478 |
120472 |
0 |
0 |
T3 |
15104 |
15042 |
0 |
0 |
T4 |
1403 |
1343 |
0 |
0 |
T5 |
186784 |
186706 |
0 |
0 |
T6 |
4743 |
4677 |
0 |
0 |
T7 |
270958 |
270875 |
0 |
0 |
T8 |
3439 |
3367 |
0 |
0 |
T9 |
175321 |
175248 |
0 |
0 |
T10 |
287841 |
287836 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
2881649 |
0 |
0 |
T1 |
76906 |
3728 |
0 |
0 |
T2 |
120478 |
4992 |
0 |
0 |
T3 |
15104 |
832 |
0 |
0 |
T4 |
1403 |
0 |
0 |
0 |
T5 |
186784 |
832 |
0 |
0 |
T6 |
4743 |
0 |
0 |
0 |
T7 |
270958 |
832 |
0 |
0 |
T8 |
3439 |
836 |
0 |
0 |
T9 |
175321 |
10881 |
0 |
0 |
T10 |
287841 |
10093 |
0 |
0 |
T12 |
0 |
1088 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
414473306 |
0 |
0 |
T1 |
76906 |
76814 |
0 |
0 |
T2 |
120478 |
120472 |
0 |
0 |
T3 |
15104 |
15042 |
0 |
0 |
T4 |
1403 |
1343 |
0 |
0 |
T5 |
186784 |
186706 |
0 |
0 |
T6 |
4743 |
4677 |
0 |
0 |
T7 |
270958 |
270875 |
0 |
0 |
T8 |
3439 |
3367 |
0 |
0 |
T9 |
175321 |
175248 |
0 |
0 |
T10 |
287841 |
287836 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
414473306 |
0 |
0 |
T1 |
76906 |
76814 |
0 |
0 |
T2 |
120478 |
120472 |
0 |
0 |
T3 |
15104 |
15042 |
0 |
0 |
T4 |
1403 |
1343 |
0 |
0 |
T5 |
186784 |
186706 |
0 |
0 |
T6 |
4743 |
4677 |
0 |
0 |
T7 |
270958 |
270875 |
0 |
0 |
T8 |
3439 |
3367 |
0 |
0 |
T9 |
175321 |
175248 |
0 |
0 |
T10 |
287841 |
287836 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
414473306 |
0 |
0 |
T1 |
76906 |
76814 |
0 |
0 |
T2 |
120478 |
120472 |
0 |
0 |
T3 |
15104 |
15042 |
0 |
0 |
T4 |
1403 |
1343 |
0 |
0 |
T5 |
186784 |
186706 |
0 |
0 |
T6 |
4743 |
4677 |
0 |
0 |
T7 |
270958 |
270875 |
0 |
0 |
T8 |
3439 |
3367 |
0 |
0 |
T9 |
175321 |
175248 |
0 |
0 |
T10 |
287841 |
287836 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414560164 |
0 |
0 |
0 |