Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 16 | 72.73 | 
| Logical | 22 | 16 | 72.73 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T5 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T5 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T5 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T5 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T5 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 0 | Covered | T1,T2,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
23011531 | 
0 | 
0 | 
| T1 | 
19157 | 
471 | 
0 | 
0 | 
| T2 | 
298811 | 
50829 | 
0 | 
0 | 
| T3 | 
4160 | 
0 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
74938 | 
0 | 
0 | 
| T6 | 
104899 | 
255017 | 
0 | 
0 | 
| T7 | 
442358 | 
54028 | 
0 | 
0 | 
| T8 | 
38103 | 
15618 | 
0 | 
0 | 
| T9 | 
160016 | 
78516 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T43 | 
0 | 
930 | 
0 | 
0 | 
| T47 | 
0 | 
35598 | 
0 | 
0 | 
| T48 | 
0 | 
34 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
23011531 | 
0 | 
0 | 
| T1 | 
19157 | 
471 | 
0 | 
0 | 
| T2 | 
298811 | 
50829 | 
0 | 
0 | 
| T3 | 
4160 | 
0 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
74938 | 
0 | 
0 | 
| T6 | 
104899 | 
255017 | 
0 | 
0 | 
| T7 | 
442358 | 
54028 | 
0 | 
0 | 
| T8 | 
38103 | 
15618 | 
0 | 
0 | 
| T9 | 
160016 | 
78516 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T43 | 
0 | 
930 | 
0 | 
0 | 
| T47 | 
0 | 
35598 | 
0 | 
0 | 
| T48 | 
0 | 
34 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 18 | 81.82 | 
| Logical | 22 | 18 | 81.82 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T5 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T5 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T5 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T5 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T5 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T5 | 
| 1 | 0 | Covered | T1,T2,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
24187715 | 
0 | 
0 | 
| T1 | 
19157 | 
485 | 
0 | 
0 | 
| T2 | 
298811 | 
52718 | 
0 | 
0 | 
| T3 | 
4160 | 
0 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
77328 | 
0 | 
0 | 
| T6 | 
104899 | 
267386 | 
0 | 
0 | 
| T7 | 
442358 | 
55943 | 
0 | 
0 | 
| T8 | 
38103 | 
17390 | 
0 | 
0 | 
| T9 | 
160016 | 
81040 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T43 | 
0 | 
1052 | 
0 | 
0 | 
| T47 | 
0 | 
36734 | 
0 | 
0 | 
| T48 | 
0 | 
32 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
24187715 | 
0 | 
0 | 
| T1 | 
19157 | 
485 | 
0 | 
0 | 
| T2 | 
298811 | 
52718 | 
0 | 
0 | 
| T3 | 
4160 | 
0 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
77328 | 
0 | 
0 | 
| T6 | 
104899 | 
267386 | 
0 | 
0 | 
| T7 | 
442358 | 
55943 | 
0 | 
0 | 
| T8 | 
38103 | 
17390 | 
0 | 
0 | 
| T9 | 
160016 | 
81040 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T43 | 
0 | 
1052 | 
0 | 
0 | 
| T47 | 
0 | 
36734 | 
0 | 
0 | 
| T48 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 12 | 85.71 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
120875202 | 
0 | 
0 | 
| T1 | 
19157 | 
19157 | 
0 | 
0 | 
| T2 | 
298811 | 
295834 | 
0 | 
0 | 
| T3 | 
4160 | 
4160 | 
0 | 
0 | 
| T4 | 
42600 | 
0 | 
0 | 
0 | 
| T5 | 
86433 | 
85952 | 
0 | 
0 | 
| T6 | 
104899 | 
104536 | 
0 | 
0 | 
| T7 | 
442358 | 
440231 | 
0 | 
0 | 
| T8 | 
38103 | 
37976 | 
0 | 
0 | 
| T9 | 
160016 | 
160016 | 
0 | 
0 | 
| T10 | 
37808 | 
37808 | 
0 | 
0 | 
| T11 | 
0 | 
6368 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 17 | 77.27 | 
| Logical | 22 | 17 | 77.27 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T31,T12,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T31,T32 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T31,T32 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T31,T12,T22 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T4,T31,T32 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T31,T12,T22 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T31,T12,T22 | 
| 1 | 0 | 1 | Covered | T31,T12,T22 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T31,T12,T22 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T31,T12,T22 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T12,T22 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T31,T12,T22 | 
| 1 | 0 | Covered | T31,T12,T22 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T31,T12,T22 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T4,T31,T32 | 
| 0 | 
0 | 
Covered | 
T4,T31,T32 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T31,T12,T22 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
6054893 | 
0 | 
0 | 
| T12 | 
137302 | 
58733 | 
0 | 
0 | 
| T13 | 
0 | 
43863 | 
0 | 
0 | 
| T14 | 
0 | 
24623 | 
0 | 
0 | 
| T22 | 
0 | 
33346 | 
0 | 
0 | 
| T31 | 
592 | 
53 | 
0 | 
0 | 
| T32 | 
288 | 
0 | 
0 | 
0 | 
| T33 | 
0 | 
541 | 
0 | 
0 | 
| T36 | 
0 | 
25378 | 
0 | 
0 | 
| T43 | 
35321 | 
0 | 
0 | 
0 | 
| T44 | 
58794 | 
0 | 
0 | 
0 | 
| T46 | 
0 | 
44731 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
| T48 | 
9744 | 
0 | 
0 | 
0 | 
| T51 | 
2912 | 
0 | 
0 | 
0 | 
| T52 | 
2436 | 
0 | 
0 | 
0 | 
| T53 | 
0 | 
1120 | 
0 | 
0 | 
| T54 | 
24672 | 
0 | 
0 | 
0 | 
| T55 | 
0 | 
38 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
30810840 | 
0 | 
0 | 
| T4 | 
42600 | 
42112 | 
0 | 
0 | 
| T5 | 
86433 | 
0 | 
0 | 
0 | 
| T6 | 
104899 | 
0 | 
0 | 
0 | 
| T7 | 
442358 | 
0 | 
0 | 
0 | 
| T8 | 
38103 | 
0 | 
0 | 
0 | 
| T9 | 
160016 | 
0 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T11 | 
6368 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
387160 | 
0 | 
0 | 
| T22 | 
0 | 
88152 | 
0 | 
0 | 
| T27 | 
0 | 
144 | 
0 | 
0 | 
| T31 | 
592 | 
592 | 
0 | 
0 | 
| T32 | 
0 | 
288 | 
0 | 
0 | 
| T33 | 
0 | 
1720 | 
0 | 
0 | 
| T34 | 
0 | 
792 | 
0 | 
0 | 
| T35 | 
0 | 
52552 | 
0 | 
0 | 
| T36 | 
0 | 
63240 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
30810840 | 
0 | 
0 | 
| T4 | 
42600 | 
42112 | 
0 | 
0 | 
| T5 | 
86433 | 
0 | 
0 | 
0 | 
| T6 | 
104899 | 
0 | 
0 | 
0 | 
| T7 | 
442358 | 
0 | 
0 | 
0 | 
| T8 | 
38103 | 
0 | 
0 | 
0 | 
| T9 | 
160016 | 
0 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T11 | 
6368 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
387160 | 
0 | 
0 | 
| T22 | 
0 | 
88152 | 
0 | 
0 | 
| T27 | 
0 | 
144 | 
0 | 
0 | 
| T31 | 
592 | 
592 | 
0 | 
0 | 
| T32 | 
0 | 
288 | 
0 | 
0 | 
| T33 | 
0 | 
1720 | 
0 | 
0 | 
| T34 | 
0 | 
792 | 
0 | 
0 | 
| T35 | 
0 | 
52552 | 
0 | 
0 | 
| T36 | 
0 | 
63240 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
30810840 | 
0 | 
0 | 
| T4 | 
42600 | 
42112 | 
0 | 
0 | 
| T5 | 
86433 | 
0 | 
0 | 
0 | 
| T6 | 
104899 | 
0 | 
0 | 
0 | 
| T7 | 
442358 | 
0 | 
0 | 
0 | 
| T8 | 
38103 | 
0 | 
0 | 
0 | 
| T9 | 
160016 | 
0 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T11 | 
6368 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
387160 | 
0 | 
0 | 
| T22 | 
0 | 
88152 | 
0 | 
0 | 
| T27 | 
0 | 
144 | 
0 | 
0 | 
| T31 | 
592 | 
592 | 
0 | 
0 | 
| T32 | 
0 | 
288 | 
0 | 
0 | 
| T33 | 
0 | 
1720 | 
0 | 
0 | 
| T34 | 
0 | 
792 | 
0 | 
0 | 
| T35 | 
0 | 
52552 | 
0 | 
0 | 
| T36 | 
0 | 
63240 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
6054893 | 
0 | 
0 | 
| T12 | 
137302 | 
58733 | 
0 | 
0 | 
| T13 | 
0 | 
43863 | 
0 | 
0 | 
| T14 | 
0 | 
24623 | 
0 | 
0 | 
| T22 | 
0 | 
33346 | 
0 | 
0 | 
| T31 | 
592 | 
53 | 
0 | 
0 | 
| T32 | 
288 | 
0 | 
0 | 
0 | 
| T33 | 
0 | 
541 | 
0 | 
0 | 
| T36 | 
0 | 
25378 | 
0 | 
0 | 
| T43 | 
35321 | 
0 | 
0 | 
0 | 
| T44 | 
58794 | 
0 | 
0 | 
0 | 
| T46 | 
0 | 
44731 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
| T48 | 
9744 | 
0 | 
0 | 
0 | 
| T51 | 
2912 | 
0 | 
0 | 
0 | 
| T52 | 
2436 | 
0 | 
0 | 
0 | 
| T53 | 
0 | 
1120 | 
0 | 
0 | 
| T54 | 
24672 | 
0 | 
0 | 
0 | 
| T55 | 
0 | 
38 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T31,T32 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T31,T32 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T31,T12,T22 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T4,T31,T32 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T31,T12,T22 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T31,T12,T22 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T31,T12,T22 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T31,T12,T22 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T4,T31,T32 | 
| 0 | 
0 | 
Covered | 
T4,T31,T32 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T31,T12,T22 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
194593 | 
0 | 
0 | 
| T12 | 
137302 | 
1884 | 
0 | 
0 | 
| T13 | 
0 | 
1410 | 
0 | 
0 | 
| T14 | 
0 | 
787 | 
0 | 
0 | 
| T22 | 
0 | 
1071 | 
0 | 
0 | 
| T31 | 
592 | 
2 | 
0 | 
0 | 
| T32 | 
288 | 
0 | 
0 | 
0 | 
| T33 | 
0 | 
17 | 
0 | 
0 | 
| T36 | 
0 | 
813 | 
0 | 
0 | 
| T43 | 
35321 | 
0 | 
0 | 
0 | 
| T44 | 
58794 | 
0 | 
0 | 
0 | 
| T46 | 
0 | 
1443 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
| T48 | 
9744 | 
0 | 
0 | 
0 | 
| T51 | 
2912 | 
0 | 
0 | 
0 | 
| T52 | 
2436 | 
0 | 
0 | 
0 | 
| T53 | 
0 | 
35 | 
0 | 
0 | 
| T54 | 
24672 | 
0 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
30810840 | 
0 | 
0 | 
| T4 | 
42600 | 
42112 | 
0 | 
0 | 
| T5 | 
86433 | 
0 | 
0 | 
0 | 
| T6 | 
104899 | 
0 | 
0 | 
0 | 
| T7 | 
442358 | 
0 | 
0 | 
0 | 
| T8 | 
38103 | 
0 | 
0 | 
0 | 
| T9 | 
160016 | 
0 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T11 | 
6368 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
387160 | 
0 | 
0 | 
| T22 | 
0 | 
88152 | 
0 | 
0 | 
| T27 | 
0 | 
144 | 
0 | 
0 | 
| T31 | 
592 | 
592 | 
0 | 
0 | 
| T32 | 
0 | 
288 | 
0 | 
0 | 
| T33 | 
0 | 
1720 | 
0 | 
0 | 
| T34 | 
0 | 
792 | 
0 | 
0 | 
| T35 | 
0 | 
52552 | 
0 | 
0 | 
| T36 | 
0 | 
63240 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
30810840 | 
0 | 
0 | 
| T4 | 
42600 | 
42112 | 
0 | 
0 | 
| T5 | 
86433 | 
0 | 
0 | 
0 | 
| T6 | 
104899 | 
0 | 
0 | 
0 | 
| T7 | 
442358 | 
0 | 
0 | 
0 | 
| T8 | 
38103 | 
0 | 
0 | 
0 | 
| T9 | 
160016 | 
0 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T11 | 
6368 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
387160 | 
0 | 
0 | 
| T22 | 
0 | 
88152 | 
0 | 
0 | 
| T27 | 
0 | 
144 | 
0 | 
0 | 
| T31 | 
592 | 
592 | 
0 | 
0 | 
| T32 | 
0 | 
288 | 
0 | 
0 | 
| T33 | 
0 | 
1720 | 
0 | 
0 | 
| T34 | 
0 | 
792 | 
0 | 
0 | 
| T35 | 
0 | 
52552 | 
0 | 
0 | 
| T36 | 
0 | 
63240 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
30810840 | 
0 | 
0 | 
| T4 | 
42600 | 
42112 | 
0 | 
0 | 
| T5 | 
86433 | 
0 | 
0 | 
0 | 
| T6 | 
104899 | 
0 | 
0 | 
0 | 
| T7 | 
442358 | 
0 | 
0 | 
0 | 
| T8 | 
38103 | 
0 | 
0 | 
0 | 
| T9 | 
160016 | 
0 | 
0 | 
0 | 
| T10 | 
37808 | 
0 | 
0 | 
0 | 
| T11 | 
6368 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
387160 | 
0 | 
0 | 
| T22 | 
0 | 
88152 | 
0 | 
0 | 
| T27 | 
0 | 
144 | 
0 | 
0 | 
| T31 | 
592 | 
592 | 
0 | 
0 | 
| T32 | 
0 | 
288 | 
0 | 
0 | 
| T33 | 
0 | 
1720 | 
0 | 
0 | 
| T34 | 
0 | 
792 | 
0 | 
0 | 
| T35 | 
0 | 
52552 | 
0 | 
0 | 
| T36 | 
0 | 
63240 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153015849 | 
194593 | 
0 | 
0 | 
| T12 | 
137302 | 
1884 | 
0 | 
0 | 
| T13 | 
0 | 
1410 | 
0 | 
0 | 
| T14 | 
0 | 
787 | 
0 | 
0 | 
| T22 | 
0 | 
1071 | 
0 | 
0 | 
| T31 | 
592 | 
2 | 
0 | 
0 | 
| T32 | 
288 | 
0 | 
0 | 
0 | 
| T33 | 
0 | 
17 | 
0 | 
0 | 
| T36 | 
0 | 
813 | 
0 | 
0 | 
| T43 | 
35321 | 
0 | 
0 | 
0 | 
| T44 | 
58794 | 
0 | 
0 | 
0 | 
| T46 | 
0 | 
1443 | 
0 | 
0 | 
| T47 | 
129646 | 
0 | 
0 | 
0 | 
| T48 | 
9744 | 
0 | 
0 | 
0 | 
| T51 | 
2912 | 
0 | 
0 | 
0 | 
| T52 | 
2436 | 
0 | 
0 | 
0 | 
| T53 | 
0 | 
35 | 
0 | 
0 | 
| T54 | 
24672 | 
0 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
3155356 | 
0 | 
0 | 
| T1 | 
60528 | 
832 | 
0 | 
0 | 
| T2 | 
184693 | 
18024 | 
0 | 
0 | 
| T3 | 
15354 | 
2691 | 
0 | 
0 | 
| T4 | 
346651 | 
0 | 
0 | 
0 | 
| T5 | 
607261 | 
832 | 
0 | 
0 | 
| T6 | 
221020 | 
28409 | 
0 | 
0 | 
| T7 | 
357917 | 
9152 | 
0 | 
0 | 
| T8 | 
270827 | 
838 | 
0 | 
0 | 
| T9 | 
86452 | 
840 | 
0 | 
0 | 
| T10 | 
44834 | 
832 | 
0 | 
0 | 
| T11 | 
0 | 
839 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
441782382 | 
0 | 
0 | 
| T1 | 
60528 | 
60428 | 
0 | 
0 | 
| T2 | 
184693 | 
184685 | 
0 | 
0 | 
| T3 | 
15354 | 
15271 | 
0 | 
0 | 
| T4 | 
346651 | 
346586 | 
0 | 
0 | 
| T5 | 
607261 | 
607202 | 
0 | 
0 | 
| T6 | 
221020 | 
221012 | 
0 | 
0 | 
| T7 | 
357917 | 
357912 | 
0 | 
0 | 
| T8 | 
270827 | 
270775 | 
0 | 
0 | 
| T9 | 
86452 | 
86398 | 
0 | 
0 | 
| T10 | 
44834 | 
44763 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
441782382 | 
0 | 
0 | 
| T1 | 
60528 | 
60428 | 
0 | 
0 | 
| T2 | 
184693 | 
184685 | 
0 | 
0 | 
| T3 | 
15354 | 
15271 | 
0 | 
0 | 
| T4 | 
346651 | 
346586 | 
0 | 
0 | 
| T5 | 
607261 | 
607202 | 
0 | 
0 | 
| T6 | 
221020 | 
221012 | 
0 | 
0 | 
| T7 | 
357917 | 
357912 | 
0 | 
0 | 
| T8 | 
270827 | 
270775 | 
0 | 
0 | 
| T9 | 
86452 | 
86398 | 
0 | 
0 | 
| T10 | 
44834 | 
44763 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
441782382 | 
0 | 
0 | 
| T1 | 
60528 | 
60428 | 
0 | 
0 | 
| T2 | 
184693 | 
184685 | 
0 | 
0 | 
| T3 | 
15354 | 
15271 | 
0 | 
0 | 
| T4 | 
346651 | 
346586 | 
0 | 
0 | 
| T5 | 
607261 | 
607202 | 
0 | 
0 | 
| T6 | 
221020 | 
221012 | 
0 | 
0 | 
| T7 | 
357917 | 
357912 | 
0 | 
0 | 
| T8 | 
270827 | 
270775 | 
0 | 
0 | 
| T9 | 
86452 | 
86398 | 
0 | 
0 | 
| T10 | 
44834 | 
44763 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
3155356 | 
0 | 
0 | 
| T1 | 
60528 | 
832 | 
0 | 
0 | 
| T2 | 
184693 | 
18024 | 
0 | 
0 | 
| T3 | 
15354 | 
2691 | 
0 | 
0 | 
| T4 | 
346651 | 
0 | 
0 | 
0 | 
| T5 | 
607261 | 
832 | 
0 | 
0 | 
| T6 | 
221020 | 
28409 | 
0 | 
0 | 
| T7 | 
357917 | 
9152 | 
0 | 
0 | 
| T8 | 
270827 | 
838 | 
0 | 
0 | 
| T9 | 
86452 | 
840 | 
0 | 
0 | 
| T10 | 
44834 | 
832 | 
0 | 
0 | 
| T11 | 
0 | 
839 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 12 | 80.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
441782382 | 
0 | 
0 | 
| T1 | 
60528 | 
60428 | 
0 | 
0 | 
| T2 | 
184693 | 
184685 | 
0 | 
0 | 
| T3 | 
15354 | 
15271 | 
0 | 
0 | 
| T4 | 
346651 | 
346586 | 
0 | 
0 | 
| T5 | 
607261 | 
607202 | 
0 | 
0 | 
| T6 | 
221020 | 
221012 | 
0 | 
0 | 
| T7 | 
357917 | 
357912 | 
0 | 
0 | 
| T8 | 
270827 | 
270775 | 
0 | 
0 | 
| T9 | 
86452 | 
86398 | 
0 | 
0 | 
| T10 | 
44834 | 
44763 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
441782382 | 
0 | 
0 | 
| T1 | 
60528 | 
60428 | 
0 | 
0 | 
| T2 | 
184693 | 
184685 | 
0 | 
0 | 
| T3 | 
15354 | 
15271 | 
0 | 
0 | 
| T4 | 
346651 | 
346586 | 
0 | 
0 | 
| T5 | 
607261 | 
607202 | 
0 | 
0 | 
| T6 | 
221020 | 
221012 | 
0 | 
0 | 
| T7 | 
357917 | 
357912 | 
0 | 
0 | 
| T8 | 
270827 | 
270775 | 
0 | 
0 | 
| T9 | 
86452 | 
86398 | 
0 | 
0 | 
| T10 | 
44834 | 
44763 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
441782382 | 
0 | 
0 | 
| T1 | 
60528 | 
60428 | 
0 | 
0 | 
| T2 | 
184693 | 
184685 | 
0 | 
0 | 
| T3 | 
15354 | 
15271 | 
0 | 
0 | 
| T4 | 
346651 | 
346586 | 
0 | 
0 | 
| T5 | 
607261 | 
607202 | 
0 | 
0 | 
| T6 | 
221020 | 
221012 | 
0 | 
0 | 
| T7 | 
357917 | 
357912 | 
0 | 
0 | 
| T8 | 
270827 | 
270775 | 
0 | 
0 | 
| T9 | 
86452 | 
86398 | 
0 | 
0 | 
| T10 | 
44834 | 
44763 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
441869811 | 
0 | 
0 | 
0 |