Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
21203839 |
0 |
0 |
T1 |
220793 |
52706 |
0 |
0 |
T2 |
15148 |
14122 |
0 |
0 |
T3 |
2268 |
1986 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
12529 |
0 |
0 |
T6 |
121746 |
910 |
0 |
0 |
T9 |
20356 |
19085 |
0 |
0 |
T10 |
216572 |
22280 |
0 |
0 |
T11 |
753737 |
138416 |
0 |
0 |
T12 |
147955 |
220876 |
0 |
0 |
T13 |
0 |
12394 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
21203839 |
0 |
0 |
T1 |
220793 |
52706 |
0 |
0 |
T2 |
15148 |
14122 |
0 |
0 |
T3 |
2268 |
1986 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
12529 |
0 |
0 |
T6 |
121746 |
910 |
0 |
0 |
T9 |
20356 |
19085 |
0 |
0 |
T10 |
216572 |
22280 |
0 |
0 |
T11 |
753737 |
138416 |
0 |
0 |
T12 |
147955 |
220876 |
0 |
0 |
T13 |
0 |
12394 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
22271259 |
0 |
0 |
T1 |
220793 |
55300 |
0 |
0 |
T2 |
15148 |
14892 |
0 |
0 |
T3 |
2268 |
2108 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
12933 |
0 |
0 |
T6 |
121746 |
1034 |
0 |
0 |
T9 |
20356 |
20068 |
0 |
0 |
T10 |
216572 |
23187 |
0 |
0 |
T11 |
753737 |
144940 |
0 |
0 |
T12 |
147955 |
234327 |
0 |
0 |
T13 |
0 |
12834 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
22271259 |
0 |
0 |
T1 |
220793 |
55300 |
0 |
0 |
T2 |
15148 |
14892 |
0 |
0 |
T3 |
2268 |
2108 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
12933 |
0 |
0 |
T6 |
121746 |
1034 |
0 |
0 |
T9 |
20356 |
20068 |
0 |
0 |
T10 |
216572 |
23187 |
0 |
0 |
T11 |
753737 |
144940 |
0 |
0 |
T12 |
147955 |
234327 |
0 |
0 |
T13 |
0 |
12834 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
116716496 |
0 |
0 |
T1 |
220793 |
220468 |
0 |
0 |
T2 |
15148 |
15148 |
0 |
0 |
T3 |
2268 |
2268 |
0 |
0 |
T4 |
1135 |
0 |
0 |
0 |
T5 |
182623 |
181611 |
0 |
0 |
T6 |
121746 |
121746 |
0 |
0 |
T9 |
20356 |
20356 |
0 |
0 |
T10 |
216572 |
214511 |
0 |
0 |
T11 |
753737 |
751481 |
0 |
0 |
T12 |
147955 |
112058 |
0 |
0 |
T13 |
0 |
128714 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T31,T32 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T12,T31 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T12,T31 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T12,T31,T32 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T12,T31 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T12,T31,T32 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T12,T31,T32 |
1 | 0 | 1 | Covered | T12,T31,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T12,T31,T32 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T12,T31,T32 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T31,T32 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T31,T32 |
1 | 0 | Covered | T12,T31,T32 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T31,T32 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T12,T31 |
0 |
0 |
Covered |
T4,T12,T31 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T31,T32 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
5566489 |
0 |
0 |
T12 |
147955 |
56977 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
7448 |
0 |
0 |
T30 |
0 |
6146 |
0 |
0 |
T31 |
601887 |
63547 |
0 |
0 |
T32 |
174024 |
16884 |
0 |
0 |
T33 |
836 |
0 |
0 |
0 |
T34 |
0 |
339 |
0 |
0 |
T35 |
0 |
52371 |
0 |
0 |
T36 |
0 |
32645 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
T46 |
122664 |
0 |
0 |
0 |
T47 |
29760 |
0 |
0 |
0 |
T48 |
17536 |
0 |
0 |
0 |
T49 |
0 |
27488 |
0 |
0 |
T50 |
0 |
49781 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
29152954 |
0 |
0 |
T4 |
1135 |
936 |
0 |
0 |
T5 |
182623 |
0 |
0 |
0 |
T6 |
121746 |
0 |
0 |
0 |
T9 |
20356 |
0 |
0 |
0 |
T10 |
216572 |
0 |
0 |
0 |
T11 |
753737 |
0 |
0 |
0 |
T12 |
147955 |
348032 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
69176 |
0 |
0 |
T30 |
0 |
14264 |
0 |
0 |
T31 |
0 |
258712 |
0 |
0 |
T32 |
0 |
33208 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
1568 |
0 |
0 |
T35 |
0 |
108424 |
0 |
0 |
T36 |
0 |
207168 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
29152954 |
0 |
0 |
T4 |
1135 |
936 |
0 |
0 |
T5 |
182623 |
0 |
0 |
0 |
T6 |
121746 |
0 |
0 |
0 |
T9 |
20356 |
0 |
0 |
0 |
T10 |
216572 |
0 |
0 |
0 |
T11 |
753737 |
0 |
0 |
0 |
T12 |
147955 |
348032 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
69176 |
0 |
0 |
T30 |
0 |
14264 |
0 |
0 |
T31 |
0 |
258712 |
0 |
0 |
T32 |
0 |
33208 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
1568 |
0 |
0 |
T35 |
0 |
108424 |
0 |
0 |
T36 |
0 |
207168 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
29152954 |
0 |
0 |
T4 |
1135 |
936 |
0 |
0 |
T5 |
182623 |
0 |
0 |
0 |
T6 |
121746 |
0 |
0 |
0 |
T9 |
20356 |
0 |
0 |
0 |
T10 |
216572 |
0 |
0 |
0 |
T11 |
753737 |
0 |
0 |
0 |
T12 |
147955 |
348032 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
69176 |
0 |
0 |
T30 |
0 |
14264 |
0 |
0 |
T31 |
0 |
258712 |
0 |
0 |
T32 |
0 |
33208 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
1568 |
0 |
0 |
T35 |
0 |
108424 |
0 |
0 |
T36 |
0 |
207168 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
5566489 |
0 |
0 |
T12 |
147955 |
56977 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
7448 |
0 |
0 |
T30 |
0 |
6146 |
0 |
0 |
T31 |
601887 |
63547 |
0 |
0 |
T32 |
174024 |
16884 |
0 |
0 |
T33 |
836 |
0 |
0 |
0 |
T34 |
0 |
339 |
0 |
0 |
T35 |
0 |
52371 |
0 |
0 |
T36 |
0 |
32645 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
T46 |
122664 |
0 |
0 |
0 |
T47 |
29760 |
0 |
0 |
0 |
T48 |
17536 |
0 |
0 |
0 |
T49 |
0 |
27488 |
0 |
0 |
T50 |
0 |
49781 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T12,T31 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T12,T31 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T12,T31,T32 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T12,T31 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T12,T31,T32 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T12,T31,T32 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T12,T31,T32 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T12,T31,T32 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T12,T31 |
0 |
0 |
Covered |
T4,T12,T31 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T31,T32 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
178917 |
0 |
0 |
T12 |
147955 |
1827 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
241 |
0 |
0 |
T30 |
0 |
197 |
0 |
0 |
T31 |
601887 |
2036 |
0 |
0 |
T32 |
174024 |
544 |
0 |
0 |
T33 |
836 |
0 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
1682 |
0 |
0 |
T36 |
0 |
1051 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
T46 |
122664 |
0 |
0 |
0 |
T47 |
29760 |
0 |
0 |
0 |
T48 |
17536 |
0 |
0 |
0 |
T49 |
0 |
882 |
0 |
0 |
T50 |
0 |
1602 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
29152954 |
0 |
0 |
T4 |
1135 |
936 |
0 |
0 |
T5 |
182623 |
0 |
0 |
0 |
T6 |
121746 |
0 |
0 |
0 |
T9 |
20356 |
0 |
0 |
0 |
T10 |
216572 |
0 |
0 |
0 |
T11 |
753737 |
0 |
0 |
0 |
T12 |
147955 |
348032 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
69176 |
0 |
0 |
T30 |
0 |
14264 |
0 |
0 |
T31 |
0 |
258712 |
0 |
0 |
T32 |
0 |
33208 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
1568 |
0 |
0 |
T35 |
0 |
108424 |
0 |
0 |
T36 |
0 |
207168 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
29152954 |
0 |
0 |
T4 |
1135 |
936 |
0 |
0 |
T5 |
182623 |
0 |
0 |
0 |
T6 |
121746 |
0 |
0 |
0 |
T9 |
20356 |
0 |
0 |
0 |
T10 |
216572 |
0 |
0 |
0 |
T11 |
753737 |
0 |
0 |
0 |
T12 |
147955 |
348032 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
69176 |
0 |
0 |
T30 |
0 |
14264 |
0 |
0 |
T31 |
0 |
258712 |
0 |
0 |
T32 |
0 |
33208 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
1568 |
0 |
0 |
T35 |
0 |
108424 |
0 |
0 |
T36 |
0 |
207168 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
29152954 |
0 |
0 |
T4 |
1135 |
936 |
0 |
0 |
T5 |
182623 |
0 |
0 |
0 |
T6 |
121746 |
0 |
0 |
0 |
T9 |
20356 |
0 |
0 |
0 |
T10 |
216572 |
0 |
0 |
0 |
T11 |
753737 |
0 |
0 |
0 |
T12 |
147955 |
348032 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
69176 |
0 |
0 |
T30 |
0 |
14264 |
0 |
0 |
T31 |
0 |
258712 |
0 |
0 |
T32 |
0 |
33208 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
1568 |
0 |
0 |
T35 |
0 |
108424 |
0 |
0 |
T36 |
0 |
207168 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147179235 |
178917 |
0 |
0 |
T12 |
147955 |
1827 |
0 |
0 |
T13 |
128925 |
0 |
0 |
0 |
T14 |
0 |
241 |
0 |
0 |
T30 |
0 |
197 |
0 |
0 |
T31 |
601887 |
2036 |
0 |
0 |
T32 |
174024 |
544 |
0 |
0 |
T33 |
836 |
0 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
1682 |
0 |
0 |
T36 |
0 |
1051 |
0 |
0 |
T41 |
826598 |
0 |
0 |
0 |
T45 |
92406 |
0 |
0 |
0 |
T46 |
122664 |
0 |
0 |
0 |
T47 |
29760 |
0 |
0 |
0 |
T48 |
17536 |
0 |
0 |
0 |
T49 |
0 |
882 |
0 |
0 |
T50 |
0 |
1602 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
3083012 |
0 |
0 |
T1 |
154741 |
832 |
0 |
0 |
T2 |
7128 |
832 |
0 |
0 |
T3 |
4435 |
838 |
0 |
0 |
T4 |
9814 |
0 |
0 |
0 |
T5 |
148651 |
5824 |
0 |
0 |
T6 |
33187 |
832 |
0 |
0 |
T7 |
1050 |
0 |
0 |
0 |
T8 |
1189 |
0 |
0 |
0 |
T9 |
23171 |
832 |
0 |
0 |
T10 |
901261 |
5007 |
0 |
0 |
T11 |
0 |
9152 |
0 |
0 |
T12 |
0 |
24090 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
417144399 |
0 |
0 |
T1 |
154741 |
154733 |
0 |
0 |
T2 |
7128 |
7028 |
0 |
0 |
T3 |
4435 |
4347 |
0 |
0 |
T4 |
9814 |
9760 |
0 |
0 |
T5 |
148651 |
148642 |
0 |
0 |
T6 |
33187 |
33108 |
0 |
0 |
T7 |
1050 |
986 |
0 |
0 |
T8 |
1189 |
1093 |
0 |
0 |
T9 |
23171 |
23091 |
0 |
0 |
T10 |
901261 |
901189 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
417144399 |
0 |
0 |
T1 |
154741 |
154733 |
0 |
0 |
T2 |
7128 |
7028 |
0 |
0 |
T3 |
4435 |
4347 |
0 |
0 |
T4 |
9814 |
9760 |
0 |
0 |
T5 |
148651 |
148642 |
0 |
0 |
T6 |
33187 |
33108 |
0 |
0 |
T7 |
1050 |
986 |
0 |
0 |
T8 |
1189 |
1093 |
0 |
0 |
T9 |
23171 |
23091 |
0 |
0 |
T10 |
901261 |
901189 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
417144399 |
0 |
0 |
T1 |
154741 |
154733 |
0 |
0 |
T2 |
7128 |
7028 |
0 |
0 |
T3 |
4435 |
4347 |
0 |
0 |
T4 |
9814 |
9760 |
0 |
0 |
T5 |
148651 |
148642 |
0 |
0 |
T6 |
33187 |
33108 |
0 |
0 |
T7 |
1050 |
986 |
0 |
0 |
T8 |
1189 |
1093 |
0 |
0 |
T9 |
23171 |
23091 |
0 |
0 |
T10 |
901261 |
901189 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
3083012 |
0 |
0 |
T1 |
154741 |
832 |
0 |
0 |
T2 |
7128 |
832 |
0 |
0 |
T3 |
4435 |
838 |
0 |
0 |
T4 |
9814 |
0 |
0 |
0 |
T5 |
148651 |
5824 |
0 |
0 |
T6 |
33187 |
832 |
0 |
0 |
T7 |
1050 |
0 |
0 |
0 |
T8 |
1189 |
0 |
0 |
0 |
T9 |
23171 |
832 |
0 |
0 |
T10 |
901261 |
5007 |
0 |
0 |
T11 |
0 |
9152 |
0 |
0 |
T12 |
0 |
24090 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
417144399 |
0 |
0 |
T1 |
154741 |
154733 |
0 |
0 |
T2 |
7128 |
7028 |
0 |
0 |
T3 |
4435 |
4347 |
0 |
0 |
T4 |
9814 |
9760 |
0 |
0 |
T5 |
148651 |
148642 |
0 |
0 |
T6 |
33187 |
33108 |
0 |
0 |
T7 |
1050 |
986 |
0 |
0 |
T8 |
1189 |
1093 |
0 |
0 |
T9 |
23171 |
23091 |
0 |
0 |
T10 |
901261 |
901189 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
417144399 |
0 |
0 |
T1 |
154741 |
154733 |
0 |
0 |
T2 |
7128 |
7028 |
0 |
0 |
T3 |
4435 |
4347 |
0 |
0 |
T4 |
9814 |
9760 |
0 |
0 |
T5 |
148651 |
148642 |
0 |
0 |
T6 |
33187 |
33108 |
0 |
0 |
T7 |
1050 |
986 |
0 |
0 |
T8 |
1189 |
1093 |
0 |
0 |
T9 |
23171 |
23091 |
0 |
0 |
T10 |
901261 |
901189 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
417144399 |
0 |
0 |
T1 |
154741 |
154733 |
0 |
0 |
T2 |
7128 |
7028 |
0 |
0 |
T3 |
4435 |
4347 |
0 |
0 |
T4 |
9814 |
9760 |
0 |
0 |
T5 |
148651 |
148642 |
0 |
0 |
T6 |
33187 |
33108 |
0 |
0 |
T7 |
1050 |
986 |
0 |
0 |
T8 |
1189 |
1093 |
0 |
0 |
T9 |
23171 |
23091 |
0 |
0 |
T10 |
901261 |
901189 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417231415 |
0 |
0 |
0 |