Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 603270187 3315274 0 0
gen_wmask[1].MaskCheckPortA_A 603270187 3315274 0 0
gen_wmask[2].MaskCheckPortA_A 603270187 3315274 0 0
gen_wmask[3].MaskCheckPortA_A 603270187 3315274 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 603270187 3315274 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 978037 22355 0 0
T5 106186 832 0 0
T6 1131739 4537 0 0
T7 674715 1106 0 0
T8 169887 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 9026 832 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 1325 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 603270187 3315274 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 978037 22355 0 0
T5 106186 832 0 0
T6 1131739 4537 0 0
T7 674715 1106 0 0
T8 169887 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 9026 832 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 1325 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 603270187 3315274 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 978037 22355 0 0
T5 106186 832 0 0
T6 1131739 4537 0 0
T7 674715 1106 0 0
T8 169887 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 9026 832 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 1325 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 603270187 3315274 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 978037 22355 0 0
T5 106186 832 0 0
T6 1131739 4537 0 0
T7 674715 1106 0 0
T8 169887 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 9026 832 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 1325 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 455492621 2047270 0 0
gen_wmask[1].MaskCheckPortA_A 455492621 2047270 0 0
gen_wmask[2].MaskCheckPortA_A 455492621 2047270 0 0
gen_wmask[3].MaskCheckPortA_A 455492621 2047270 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455492621 2047270 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 225871 12996 0 0
T5 88550 832 0 0
T6 944889 4198 0 0
T7 579461 832 0 0
T8 136433 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 0 832 0 0
T24 0 449 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455492621 2047270 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 225871 12996 0 0
T5 88550 832 0 0
T6 944889 4198 0 0
T7 579461 832 0 0
T8 136433 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 0 832 0 0
T24 0 449 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455492621 2047270 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 225871 12996 0 0
T5 88550 832 0 0
T6 944889 4198 0 0
T7 579461 832 0 0
T8 136433 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 0 832 0 0
T24 0 449 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455492621 2047270 0 0
T1 120502 832 0 0
T2 399218 832 0 0
T3 587883 2624 0 0
T4 225871 12996 0 0
T5 88550 832 0 0
T6 944889 4198 0 0
T7 579461 832 0 0
T8 136433 832 0 0
T9 3552 0 0 0
T10 789 0 0 0
T11 0 832 0 0
T24 0 449 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T4,T6,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T4,T6,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 147777566 1268004 0 0
gen_wmask[1].MaskCheckPortA_A 147777566 1268004 0 0
gen_wmask[2].MaskCheckPortA_A 147777566 1268004 0 0
gen_wmask[3].MaskCheckPortA_A 147777566 1268004 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147777566 1268004 0 0
T4 752166 9359 0 0
T5 17636 0 0 0
T6 186850 339 0 0
T7 95254 274 0 0
T8 33454 0 0 0
T11 9026 0 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 876 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147777566 1268004 0 0
T4 752166 9359 0 0
T5 17636 0 0 0
T6 186850 339 0 0
T7 95254 274 0 0
T8 33454 0 0 0
T11 9026 0 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 876 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147777566 1268004 0 0
T4 752166 9359 0 0
T5 17636 0 0 0
T6 186850 339 0 0
T7 95254 274 0 0
T8 33454 0 0 0
T11 9026 0 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 876 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147777566 1268004 0 0
T4 752166 9359 0 0
T5 17636 0 0 0
T6 186850 339 0 0
T7 95254 274 0 0
T8 33454 0 0 0
T11 9026 0 0 0
T12 881 0 0 0
T13 131226 10 0 0
T24 35156 876 0 0
T25 1125 0 0 0
T27 0 3251 0 0
T28 0 5008 0 0
T29 0 10274 0 0
T33 0 916 0 0
T36 0 1458 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%