Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
21455867 |
0 |
0 |
T1 |
29270 |
956 |
0 |
0 |
T2 |
65992 |
1529 |
0 |
0 |
T3 |
117459 |
37070 |
0 |
0 |
T4 |
752166 |
66742 |
0 |
0 |
T5 |
17636 |
15721 |
0 |
0 |
T6 |
186850 |
13312 |
0 |
0 |
T7 |
95254 |
90 |
0 |
0 |
T8 |
33454 |
7848 |
0 |
0 |
T11 |
9026 |
3978 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T26 |
0 |
46678 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
21455867 |
0 |
0 |
T1 |
29270 |
956 |
0 |
0 |
T2 |
65992 |
1529 |
0 |
0 |
T3 |
117459 |
37070 |
0 |
0 |
T4 |
752166 |
66742 |
0 |
0 |
T5 |
17636 |
15721 |
0 |
0 |
T6 |
186850 |
13312 |
0 |
0 |
T7 |
95254 |
90 |
0 |
0 |
T8 |
33454 |
7848 |
0 |
0 |
T11 |
9026 |
3978 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T26 |
0 |
46678 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
22558160 |
0 |
0 |
T1 |
29270 |
1078 |
0 |
0 |
T2 |
65992 |
1576 |
0 |
0 |
T3 |
117459 |
38903 |
0 |
0 |
T4 |
752166 |
69747 |
0 |
0 |
T5 |
17636 |
16608 |
0 |
0 |
T6 |
186850 |
13827 |
0 |
0 |
T7 |
95254 |
88 |
0 |
0 |
T8 |
33454 |
8224 |
0 |
0 |
T11 |
9026 |
4104 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T26 |
0 |
48208 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
22558160 |
0 |
0 |
T1 |
29270 |
1078 |
0 |
0 |
T2 |
65992 |
1576 |
0 |
0 |
T3 |
117459 |
38903 |
0 |
0 |
T4 |
752166 |
69747 |
0 |
0 |
T5 |
17636 |
16608 |
0 |
0 |
T6 |
186850 |
13827 |
0 |
0 |
T7 |
95254 |
88 |
0 |
0 |
T8 |
33454 |
8224 |
0 |
0 |
T11 |
9026 |
4104 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T26 |
0 |
48208 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
118251902 |
0 |
0 |
T1 |
29270 |
29270 |
0 |
0 |
T2 |
65992 |
65992 |
0 |
0 |
T3 |
117459 |
116551 |
0 |
0 |
T4 |
752166 |
608392 |
0 |
0 |
T5 |
17636 |
16888 |
0 |
0 |
T6 |
186850 |
178140 |
0 |
0 |
T7 |
95254 |
94952 |
0 |
0 |
T8 |
33454 |
33206 |
0 |
0 |
T11 |
9026 |
9026 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
0 |
131226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T24 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T24 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T24 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T6,T24 |
1 | 0 | 1 | Covered | T4,T6,T24 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T24 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T24 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T24 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T24 |
1 | 0 | Covered | T4,T6,T24 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T6,T12 |
0 |
0 |
Covered |
T4,T6,T12 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
6126336 |
0 |
0 |
T4 |
752166 |
42134 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
1159 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
14012 |
0 |
0 |
T25 |
1125 |
0 |
0 |
0 |
T28 |
0 |
23838 |
0 |
0 |
T29 |
0 |
14393 |
0 |
0 |
T33 |
0 |
19567 |
0 |
0 |
T43 |
0 |
31362 |
0 |
0 |
T44 |
0 |
29169 |
0 |
0 |
T45 |
0 |
633 |
0 |
0 |
T46 |
0 |
38 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
28160291 |
0 |
0 |
T4 |
752166 |
129592 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
6768 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
864 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
34784 |
0 |
0 |
T25 |
1125 |
720 |
0 |
0 |
T28 |
0 |
290632 |
0 |
0 |
T29 |
0 |
27000 |
0 |
0 |
T30 |
0 |
648 |
0 |
0 |
T33 |
0 |
160496 |
0 |
0 |
T34 |
0 |
28928 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
28160291 |
0 |
0 |
T4 |
752166 |
129592 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
6768 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
864 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
34784 |
0 |
0 |
T25 |
1125 |
720 |
0 |
0 |
T28 |
0 |
290632 |
0 |
0 |
T29 |
0 |
27000 |
0 |
0 |
T30 |
0 |
648 |
0 |
0 |
T33 |
0 |
160496 |
0 |
0 |
T34 |
0 |
28928 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
28160291 |
0 |
0 |
T4 |
752166 |
129592 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
6768 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
864 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
34784 |
0 |
0 |
T25 |
1125 |
720 |
0 |
0 |
T28 |
0 |
290632 |
0 |
0 |
T29 |
0 |
27000 |
0 |
0 |
T30 |
0 |
648 |
0 |
0 |
T33 |
0 |
160496 |
0 |
0 |
T34 |
0 |
28928 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
6126336 |
0 |
0 |
T4 |
752166 |
42134 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
1159 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
14012 |
0 |
0 |
T25 |
1125 |
0 |
0 |
0 |
T28 |
0 |
23838 |
0 |
0 |
T29 |
0 |
14393 |
0 |
0 |
T33 |
0 |
19567 |
0 |
0 |
T43 |
0 |
31362 |
0 |
0 |
T44 |
0 |
29169 |
0 |
0 |
T45 |
0 |
633 |
0 |
0 |
T46 |
0 |
38 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T24 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T24 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T24 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T24 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T24 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T6,T12 |
0 |
0 |
Covered |
T4,T6,T12 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
196902 |
0 |
0 |
T4 |
752166 |
1348 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
38 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
449 |
0 |
0 |
T25 |
1125 |
0 |
0 |
0 |
T28 |
0 |
765 |
0 |
0 |
T29 |
0 |
460 |
0 |
0 |
T33 |
0 |
631 |
0 |
0 |
T43 |
0 |
1004 |
0 |
0 |
T44 |
0 |
938 |
0 |
0 |
T45 |
0 |
21 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
28160291 |
0 |
0 |
T4 |
752166 |
129592 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
6768 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
864 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
34784 |
0 |
0 |
T25 |
1125 |
720 |
0 |
0 |
T28 |
0 |
290632 |
0 |
0 |
T29 |
0 |
27000 |
0 |
0 |
T30 |
0 |
648 |
0 |
0 |
T33 |
0 |
160496 |
0 |
0 |
T34 |
0 |
28928 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
28160291 |
0 |
0 |
T4 |
752166 |
129592 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
6768 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
864 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
34784 |
0 |
0 |
T25 |
1125 |
720 |
0 |
0 |
T28 |
0 |
290632 |
0 |
0 |
T29 |
0 |
27000 |
0 |
0 |
T30 |
0 |
648 |
0 |
0 |
T33 |
0 |
160496 |
0 |
0 |
T34 |
0 |
28928 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
28160291 |
0 |
0 |
T4 |
752166 |
129592 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
6768 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
864 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
34784 |
0 |
0 |
T25 |
1125 |
720 |
0 |
0 |
T28 |
0 |
290632 |
0 |
0 |
T29 |
0 |
27000 |
0 |
0 |
T30 |
0 |
648 |
0 |
0 |
T33 |
0 |
160496 |
0 |
0 |
T34 |
0 |
28928 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147777566 |
196902 |
0 |
0 |
T4 |
752166 |
1348 |
0 |
0 |
T5 |
17636 |
0 |
0 |
0 |
T6 |
186850 |
38 |
0 |
0 |
T7 |
95254 |
0 |
0 |
0 |
T8 |
33454 |
0 |
0 |
0 |
T11 |
9026 |
0 |
0 |
0 |
T12 |
881 |
0 |
0 |
0 |
T13 |
131226 |
0 |
0 |
0 |
T24 |
35156 |
449 |
0 |
0 |
T25 |
1125 |
0 |
0 |
0 |
T28 |
0 |
765 |
0 |
0 |
T29 |
0 |
460 |
0 |
0 |
T33 |
0 |
631 |
0 |
0 |
T43 |
0 |
1004 |
0 |
0 |
T44 |
0 |
938 |
0 |
0 |
T45 |
0 |
21 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
3037085 |
0 |
0 |
T1 |
120502 |
832 |
0 |
0 |
T2 |
399218 |
832 |
0 |
0 |
T3 |
587883 |
2624 |
0 |
0 |
T4 |
225871 |
11648 |
0 |
0 |
T5 |
88550 |
832 |
0 |
0 |
T6 |
944889 |
4160 |
0 |
0 |
T7 |
579461 |
841 |
0 |
0 |
T8 |
136433 |
832 |
0 |
0 |
T9 |
3552 |
0 |
0 |
0 |
T10 |
789 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
455407829 |
0 |
0 |
T1 |
120502 |
120449 |
0 |
0 |
T2 |
399218 |
399123 |
0 |
0 |
T3 |
587883 |
587828 |
0 |
0 |
T4 |
225871 |
225863 |
0 |
0 |
T5 |
88550 |
88475 |
0 |
0 |
T6 |
944889 |
944827 |
0 |
0 |
T7 |
579461 |
579393 |
0 |
0 |
T8 |
136433 |
136345 |
0 |
0 |
T9 |
3552 |
2699 |
0 |
0 |
T10 |
789 |
733 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
455407829 |
0 |
0 |
T1 |
120502 |
120449 |
0 |
0 |
T2 |
399218 |
399123 |
0 |
0 |
T3 |
587883 |
587828 |
0 |
0 |
T4 |
225871 |
225863 |
0 |
0 |
T5 |
88550 |
88475 |
0 |
0 |
T6 |
944889 |
944827 |
0 |
0 |
T7 |
579461 |
579393 |
0 |
0 |
T8 |
136433 |
136345 |
0 |
0 |
T9 |
3552 |
2699 |
0 |
0 |
T10 |
789 |
733 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
455407829 |
0 |
0 |
T1 |
120502 |
120449 |
0 |
0 |
T2 |
399218 |
399123 |
0 |
0 |
T3 |
587883 |
587828 |
0 |
0 |
T4 |
225871 |
225863 |
0 |
0 |
T5 |
88550 |
88475 |
0 |
0 |
T6 |
944889 |
944827 |
0 |
0 |
T7 |
579461 |
579393 |
0 |
0 |
T8 |
136433 |
136345 |
0 |
0 |
T9 |
3552 |
2699 |
0 |
0 |
T10 |
789 |
733 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
3037085 |
0 |
0 |
T1 |
120502 |
832 |
0 |
0 |
T2 |
399218 |
832 |
0 |
0 |
T3 |
587883 |
2624 |
0 |
0 |
T4 |
225871 |
11648 |
0 |
0 |
T5 |
88550 |
832 |
0 |
0 |
T6 |
944889 |
4160 |
0 |
0 |
T7 |
579461 |
841 |
0 |
0 |
T8 |
136433 |
832 |
0 |
0 |
T9 |
3552 |
0 |
0 |
0 |
T10 |
789 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
455407829 |
0 |
0 |
T1 |
120502 |
120449 |
0 |
0 |
T2 |
399218 |
399123 |
0 |
0 |
T3 |
587883 |
587828 |
0 |
0 |
T4 |
225871 |
225863 |
0 |
0 |
T5 |
88550 |
88475 |
0 |
0 |
T6 |
944889 |
944827 |
0 |
0 |
T7 |
579461 |
579393 |
0 |
0 |
T8 |
136433 |
136345 |
0 |
0 |
T9 |
3552 |
2699 |
0 |
0 |
T10 |
789 |
733 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
455407829 |
0 |
0 |
T1 |
120502 |
120449 |
0 |
0 |
T2 |
399218 |
399123 |
0 |
0 |
T3 |
587883 |
587828 |
0 |
0 |
T4 |
225871 |
225863 |
0 |
0 |
T5 |
88550 |
88475 |
0 |
0 |
T6 |
944889 |
944827 |
0 |
0 |
T7 |
579461 |
579393 |
0 |
0 |
T8 |
136433 |
136345 |
0 |
0 |
T9 |
3552 |
2699 |
0 |
0 |
T10 |
789 |
733 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
455407829 |
0 |
0 |
T1 |
120502 |
120449 |
0 |
0 |
T2 |
399218 |
399123 |
0 |
0 |
T3 |
587883 |
587828 |
0 |
0 |
T4 |
225871 |
225863 |
0 |
0 |
T5 |
88550 |
88475 |
0 |
0 |
T6 |
944889 |
944827 |
0 |
0 |
T7 |
579461 |
579393 |
0 |
0 |
T8 |
136433 |
136345 |
0 |
0 |
T9 |
3552 |
2699 |
0 |
0 |
T10 |
789 |
733 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455492621 |
0 |
0 |
0 |