Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T6,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T10 |
1 | 0 | Covered | T5,T6,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
22130870 |
0 |
0 |
T5 |
44809 |
20413 |
0 |
0 |
T6 |
108495 |
41004 |
0 |
0 |
T10 |
274781 |
84307 |
0 |
0 |
T11 |
650449 |
67215 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
23986 |
0 |
0 |
T15 |
137850 |
40824 |
0 |
0 |
T16 |
581919 |
64997 |
0 |
0 |
T17 |
136728 |
4014 |
0 |
0 |
T18 |
587829 |
92056 |
0 |
0 |
T34 |
0 |
20439 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
22130870 |
0 |
0 |
T5 |
44809 |
20413 |
0 |
0 |
T6 |
108495 |
41004 |
0 |
0 |
T10 |
274781 |
84307 |
0 |
0 |
T11 |
650449 |
67215 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
23986 |
0 |
0 |
T15 |
137850 |
40824 |
0 |
0 |
T16 |
581919 |
64997 |
0 |
0 |
T17 |
136728 |
4014 |
0 |
0 |
T18 |
587829 |
92056 |
0 |
0 |
T34 |
0 |
20439 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Covered | T5,T6,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T6,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T10 |
1 | 0 | Covered | T5,T6,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
23279767 |
0 |
0 |
T5 |
44809 |
22881 |
0 |
0 |
T6 |
108495 |
44436 |
0 |
0 |
T10 |
274781 |
88693 |
0 |
0 |
T11 |
650449 |
71040 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
25432 |
0 |
0 |
T15 |
137850 |
42458 |
0 |
0 |
T16 |
581919 |
67601 |
0 |
0 |
T17 |
136728 |
4136 |
0 |
0 |
T18 |
587829 |
97115 |
0 |
0 |
T34 |
0 |
21216 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
23279767 |
0 |
0 |
T5 |
44809 |
22881 |
0 |
0 |
T6 |
108495 |
44436 |
0 |
0 |
T10 |
274781 |
88693 |
0 |
0 |
T11 |
650449 |
71040 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
25432 |
0 |
0 |
T15 |
137850 |
42458 |
0 |
0 |
T16 |
581919 |
67601 |
0 |
0 |
T17 |
136728 |
4136 |
0 |
0 |
T18 |
587829 |
97115 |
0 |
0 |
T34 |
0 |
21216 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
121661526 |
0 |
0 |
T3 |
244 |
244 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
44809 |
0 |
0 |
T6 |
108495 |
108260 |
0 |
0 |
T10 |
274781 |
273019 |
0 |
0 |
T11 |
650449 |
494658 |
0 |
0 |
T12 |
2680 |
0 |
0 |
0 |
T14 |
57502 |
56996 |
0 |
0 |
T15 |
137850 |
554006 |
0 |
0 |
T16 |
581919 |
578070 |
0 |
0 |
T17 |
0 |
136728 |
0 |
0 |
T18 |
0 |
390068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T11 |
1 | 0 | 1 | Covered | T1,T2,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
5398449 |
0 |
0 |
T1 |
73033 |
29571 |
0 |
0 |
T2 |
47114 |
14919 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
34771 |
0 |
0 |
T12 |
2680 |
1029 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
79429 |
0 |
0 |
T18 |
0 |
28405 |
0 |
0 |
T24 |
0 |
46446 |
0 |
0 |
T25 |
0 |
14771 |
0 |
0 |
T26 |
0 |
8009 |
0 |
0 |
T37 |
0 |
26150 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
26817953 |
0 |
0 |
T1 |
73033 |
69256 |
0 |
0 |
T2 |
47114 |
44400 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
106360 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
148088 |
0 |
0 |
T12 |
2680 |
2680 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
811544 |
0 |
0 |
T18 |
0 |
193856 |
0 |
0 |
T24 |
0 |
181288 |
0 |
0 |
T25 |
0 |
56160 |
0 |
0 |
T26 |
0 |
19003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
26817953 |
0 |
0 |
T1 |
73033 |
69256 |
0 |
0 |
T2 |
47114 |
44400 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
106360 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
148088 |
0 |
0 |
T12 |
2680 |
2680 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
811544 |
0 |
0 |
T18 |
0 |
193856 |
0 |
0 |
T24 |
0 |
181288 |
0 |
0 |
T25 |
0 |
56160 |
0 |
0 |
T26 |
0 |
19003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
26817953 |
0 |
0 |
T1 |
73033 |
69256 |
0 |
0 |
T2 |
47114 |
44400 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
106360 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
148088 |
0 |
0 |
T12 |
2680 |
2680 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
811544 |
0 |
0 |
T18 |
0 |
193856 |
0 |
0 |
T24 |
0 |
181288 |
0 |
0 |
T25 |
0 |
56160 |
0 |
0 |
T26 |
0 |
19003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
5398449 |
0 |
0 |
T1 |
73033 |
29571 |
0 |
0 |
T2 |
47114 |
14919 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
34771 |
0 |
0 |
T12 |
2680 |
1029 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
79429 |
0 |
0 |
T18 |
0 |
28405 |
0 |
0 |
T24 |
0 |
46446 |
0 |
0 |
T25 |
0 |
14771 |
0 |
0 |
T26 |
0 |
8009 |
0 |
0 |
T37 |
0 |
26150 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
173538 |
0 |
0 |
T1 |
73033 |
952 |
0 |
0 |
T2 |
47114 |
481 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
1109 |
0 |
0 |
T12 |
2680 |
33 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
2559 |
0 |
0 |
T18 |
0 |
909 |
0 |
0 |
T24 |
0 |
1494 |
0 |
0 |
T25 |
0 |
475 |
0 |
0 |
T26 |
0 |
255 |
0 |
0 |
T37 |
0 |
842 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
26817953 |
0 |
0 |
T1 |
73033 |
69256 |
0 |
0 |
T2 |
47114 |
44400 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
106360 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
148088 |
0 |
0 |
T12 |
2680 |
2680 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
811544 |
0 |
0 |
T18 |
0 |
193856 |
0 |
0 |
T24 |
0 |
181288 |
0 |
0 |
T25 |
0 |
56160 |
0 |
0 |
T26 |
0 |
19003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
26817953 |
0 |
0 |
T1 |
73033 |
69256 |
0 |
0 |
T2 |
47114 |
44400 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
106360 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
148088 |
0 |
0 |
T12 |
2680 |
2680 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
811544 |
0 |
0 |
T18 |
0 |
193856 |
0 |
0 |
T24 |
0 |
181288 |
0 |
0 |
T25 |
0 |
56160 |
0 |
0 |
T26 |
0 |
19003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
26817953 |
0 |
0 |
T1 |
73033 |
69256 |
0 |
0 |
T2 |
47114 |
44400 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
106360 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
148088 |
0 |
0 |
T12 |
2680 |
2680 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
811544 |
0 |
0 |
T18 |
0 |
193856 |
0 |
0 |
T24 |
0 |
181288 |
0 |
0 |
T25 |
0 |
56160 |
0 |
0 |
T26 |
0 |
19003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149778196 |
173538 |
0 |
0 |
T1 |
73033 |
952 |
0 |
0 |
T2 |
47114 |
481 |
0 |
0 |
T3 |
244 |
0 |
0 |
0 |
T4 |
109934 |
0 |
0 |
0 |
T5 |
44809 |
0 |
0 |
0 |
T6 |
108495 |
0 |
0 |
0 |
T10 |
274781 |
0 |
0 |
0 |
T11 |
650449 |
1109 |
0 |
0 |
T12 |
2680 |
33 |
0 |
0 |
T14 |
57502 |
0 |
0 |
0 |
T15 |
0 |
2559 |
0 |
0 |
T18 |
0 |
909 |
0 |
0 |
T24 |
0 |
1494 |
0 |
0 |
T25 |
0 |
475 |
0 |
0 |
T26 |
0 |
255 |
0 |
0 |
T37 |
0 |
842 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
3149559 |
0 |
0 |
T3 |
3469 |
832 |
0 |
0 |
T4 |
655492 |
0 |
0 |
0 |
T5 |
323009 |
4999 |
0 |
0 |
T6 |
41103 |
832 |
0 |
0 |
T7 |
4908 |
0 |
0 |
0 |
T8 |
1189 |
0 |
0 |
0 |
T9 |
1239 |
0 |
0 |
0 |
T10 |
591296 |
9010 |
0 |
0 |
T11 |
673593 |
4992 |
0 |
0 |
T12 |
4665 |
0 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
11648 |
0 |
0 |
T16 |
0 |
11648 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T18 |
0 |
15075 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
411399853 |
0 |
0 |
T1 |
315768 |
315687 |
0 |
0 |
T2 |
99050 |
98967 |
0 |
0 |
T3 |
3469 |
3406 |
0 |
0 |
T4 |
655492 |
655400 |
0 |
0 |
T5 |
323009 |
322923 |
0 |
0 |
T6 |
41103 |
41036 |
0 |
0 |
T7 |
4908 |
4719 |
0 |
0 |
T8 |
1189 |
1139 |
0 |
0 |
T9 |
1239 |
1165 |
0 |
0 |
T10 |
591296 |
591239 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
411399853 |
0 |
0 |
T1 |
315768 |
315687 |
0 |
0 |
T2 |
99050 |
98967 |
0 |
0 |
T3 |
3469 |
3406 |
0 |
0 |
T4 |
655492 |
655400 |
0 |
0 |
T5 |
323009 |
322923 |
0 |
0 |
T6 |
41103 |
41036 |
0 |
0 |
T7 |
4908 |
4719 |
0 |
0 |
T8 |
1189 |
1139 |
0 |
0 |
T9 |
1239 |
1165 |
0 |
0 |
T10 |
591296 |
591239 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
411399853 |
0 |
0 |
T1 |
315768 |
315687 |
0 |
0 |
T2 |
99050 |
98967 |
0 |
0 |
T3 |
3469 |
3406 |
0 |
0 |
T4 |
655492 |
655400 |
0 |
0 |
T5 |
323009 |
322923 |
0 |
0 |
T6 |
41103 |
41036 |
0 |
0 |
T7 |
4908 |
4719 |
0 |
0 |
T8 |
1189 |
1139 |
0 |
0 |
T9 |
1239 |
1165 |
0 |
0 |
T10 |
591296 |
591239 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
3149559 |
0 |
0 |
T3 |
3469 |
832 |
0 |
0 |
T4 |
655492 |
0 |
0 |
0 |
T5 |
323009 |
4999 |
0 |
0 |
T6 |
41103 |
832 |
0 |
0 |
T7 |
4908 |
0 |
0 |
0 |
T8 |
1189 |
0 |
0 |
0 |
T9 |
1239 |
0 |
0 |
0 |
T10 |
591296 |
9010 |
0 |
0 |
T11 |
673593 |
4992 |
0 |
0 |
T12 |
4665 |
0 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
11648 |
0 |
0 |
T16 |
0 |
11648 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T18 |
0 |
15075 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
411399853 |
0 |
0 |
T1 |
315768 |
315687 |
0 |
0 |
T2 |
99050 |
98967 |
0 |
0 |
T3 |
3469 |
3406 |
0 |
0 |
T4 |
655492 |
655400 |
0 |
0 |
T5 |
323009 |
322923 |
0 |
0 |
T6 |
41103 |
41036 |
0 |
0 |
T7 |
4908 |
4719 |
0 |
0 |
T8 |
1189 |
1139 |
0 |
0 |
T9 |
1239 |
1165 |
0 |
0 |
T10 |
591296 |
591239 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
411399853 |
0 |
0 |
T1 |
315768 |
315687 |
0 |
0 |
T2 |
99050 |
98967 |
0 |
0 |
T3 |
3469 |
3406 |
0 |
0 |
T4 |
655492 |
655400 |
0 |
0 |
T5 |
323009 |
322923 |
0 |
0 |
T6 |
41103 |
41036 |
0 |
0 |
T7 |
4908 |
4719 |
0 |
0 |
T8 |
1189 |
1139 |
0 |
0 |
T9 |
1239 |
1165 |
0 |
0 |
T10 |
591296 |
591239 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
411399853 |
0 |
0 |
T1 |
315768 |
315687 |
0 |
0 |
T2 |
99050 |
98967 |
0 |
0 |
T3 |
3469 |
3406 |
0 |
0 |
T4 |
655492 |
655400 |
0 |
0 |
T5 |
323009 |
322923 |
0 |
0 |
T6 |
41103 |
41036 |
0 |
0 |
T7 |
4908 |
4719 |
0 |
0 |
T8 |
1189 |
1139 |
0 |
0 |
T9 |
1239 |
1165 |
0 |
0 |
T10 |
591296 |
591239 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411485887 |
0 |
0 |
0 |