Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 572875057 3324467 0 0
gen_wmask[1].MaskCheckPortA_A 572875057 3324467 0 0
gen_wmask[2].MaskCheckPortA_A 572875057 3324467 0 0
gen_wmask[3].MaskCheckPortA_A 572875057 3324467 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 572875057 3324467 0 0
T1 48591 832 0 0
T2 1077494 5016 0 0
T3 11610 832 0 0
T4 82624 832 0 0
T5 15865 128 0 0
T6 912270 9052 0 0
T7 18471 236 0 0
T8 59532 832 0 0
T9 111101 0 0 0
T10 1028055 9288 0 0
T11 736096 13966 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 572875057 3324467 0 0
T1 48591 832 0 0
T2 1077494 5016 0 0
T3 11610 832 0 0
T4 82624 832 0 0
T5 15865 128 0 0
T6 912270 9052 0 0
T7 18471 236 0 0
T8 59532 832 0 0
T9 111101 0 0 0
T10 1028055 9288 0 0
T11 736096 13966 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 572875057 3324467 0 0
T1 48591 832 0 0
T2 1077494 5016 0 0
T3 11610 832 0 0
T4 82624 832 0 0
T5 15865 128 0 0
T6 912270 9052 0 0
T7 18471 236 0 0
T8 59532 832 0 0
T9 111101 0 0 0
T10 1028055 9288 0 0
T11 736096 13966 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 572875057 3324467 0 0
T1 48591 832 0 0
T2 1077494 5016 0 0
T3 11610 832 0 0
T4 82624 832 0 0
T5 15865 128 0 0
T6 912270 9052 0 0
T7 18471 236 0 0
T8 59532 832 0 0
T9 111101 0 0 0
T10 1028055 9288 0 0
T11 736096 13966 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 427734846 2099767 0 0
gen_wmask[1].MaskCheckPortA_A 427734846 2099767 0 0
gen_wmask[2].MaskCheckPortA_A 427734846 2099767 0 0
gen_wmask[3].MaskCheckPortA_A 427734846 2099767 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 427734846 2099767 0 0
T1 48591 832 0 0
T2 946766 1458 0 0
T3 10062 832 0 0
T4 30476 832 0 0
T5 13729 23 0 0
T6 627459 5824 0 0
T7 15597 21 0 0
T8 20460 832 0 0
T9 85733 0 0 0
T10 774843 7230 0 0
T11 0 5366 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 427734846 2099767 0 0
T1 48591 832 0 0
T2 946766 1458 0 0
T3 10062 832 0 0
T4 30476 832 0 0
T5 13729 23 0 0
T6 627459 5824 0 0
T7 15597 21 0 0
T8 20460 832 0 0
T9 85733 0 0 0
T10 774843 7230 0 0
T11 0 5366 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 427734846 2099767 0 0
T1 48591 832 0 0
T2 946766 1458 0 0
T3 10062 832 0 0
T4 30476 832 0 0
T5 13729 23 0 0
T6 627459 5824 0 0
T7 15597 21 0 0
T8 20460 832 0 0
T9 85733 0 0 0
T10 774843 7230 0 0
T11 0 5366 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 427734846 2099767 0 0
T1 48591 832 0 0
T2 946766 1458 0 0
T3 10062 832 0 0
T4 30476 832 0 0
T5 13729 23 0 0
T6 627459 5824 0 0
T7 15597 21 0 0
T8 20460 832 0 0
T9 85733 0 0 0
T10 774843 7230 0 0
T11 0 5366 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 145140211 1224700 0 0
gen_wmask[1].MaskCheckPortA_A 145140211 1224700 0 0
gen_wmask[2].MaskCheckPortA_A 145140211 1224700 0 0
gen_wmask[3].MaskCheckPortA_A 145140211 1224700 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145140211 1224700 0 0
T2 130728 3558 0 0
T3 1548 0 0 0
T4 52148 0 0 0
T5 2136 105 0 0
T6 284811 3228 0 0
T7 2874 215 0 0
T8 39072 0 0 0
T9 25368 0 0 0
T10 253212 2058 0 0
T11 736096 8600 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145140211 1224700 0 0
T2 130728 3558 0 0
T3 1548 0 0 0
T4 52148 0 0 0
T5 2136 105 0 0
T6 284811 3228 0 0
T7 2874 215 0 0
T8 39072 0 0 0
T9 25368 0 0 0
T10 253212 2058 0 0
T11 736096 8600 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145140211 1224700 0 0
T2 130728 3558 0 0
T3 1548 0 0 0
T4 52148 0 0 0
T5 2136 105 0 0
T6 284811 3228 0 0
T7 2874 215 0 0
T8 39072 0 0 0
T9 25368 0 0 0
T10 253212 2058 0 0
T11 736096 8600 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145140211 1224700 0 0
T2 130728 3558 0 0
T3 1548 0 0 0
T4 52148 0 0 0
T5 2136 105 0 0
T6 284811 3228 0 0
T7 2874 215 0 0
T8 39072 0 0 0
T9 25368 0 0 0
T10 253212 2058 0 0
T11 736096 8600 0 0
T15 0 4780 0 0
T27 0 4416 0 0
T29 0 820 0 0
T40 0 659 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%