Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
462408261 | 
462401307 | 
0 | 
0 | 
| 
selKnown1 | 
154001243 | 
154000453 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
462408261 | 
462401307 | 
0 | 
0 | 
| T1 | 
218 | 
215 | 
0 | 
0 | 
| T2 | 
64233 | 
64227 | 
0 | 
0 | 
| T3 | 
2862303 | 
2859990 | 
0 | 
0 | 
| T4 | 
67213 | 
67206 | 
0 | 
0 | 
| T5 | 
75868 | 
75861 | 
0 | 
0 | 
| T6 | 
302758 | 
301493 | 
0 | 
0 | 
| T7 | 
2136427 | 
2135094 | 
0 | 
0 | 
| T8 | 
345302 | 
344554 | 
0 | 
0 | 
| T9 | 
140512 | 
140505 | 
0 | 
0 | 
| T10 | 
4 | 
0 | 
0 | 
0 | 
| T11 | 
17254 | 
51657 | 
0 | 
0 | 
| T12 | 
520 | 
778 | 
0 | 
0 | 
| T13 | 
8 | 
10 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
2 | 
0 | 
0 | 
| T16 | 
0 | 
2 | 
0 | 
0 | 
| T17 | 
0 | 
3 | 
0 | 
0 | 
| T18 | 
0 | 
3 | 
0 | 
0 | 
| T19 | 
0 | 
1 | 
0 | 
0 | 
| T20 | 
0 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T22 | 
0 | 
4 | 
0 | 
0 | 
| T23 | 
34 | 
0 | 
0 | 
0 | 
| T24 | 
993 | 
0 | 
0 | 
0 | 
| T25 | 
1035 | 
0 | 
0 | 
0 | 
| T26 | 
315 | 
0 | 
0 | 
0 | 
| T27 | 
486 | 
0 | 
0 | 
0 | 
| T28 | 
996 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
154001243 | 
154000453 | 
0 | 
0 | 
| T1 | 
72 | 
71 | 
0 | 
0 | 
| T2 | 
21408 | 
21407 | 
0 | 
0 | 
| T3 | 
953062 | 
953061 | 
0 | 
0 | 
| T4 | 
22395 | 
22394 | 
0 | 
0 | 
| T5 | 
25280 | 
25279 | 
0 | 
0 | 
| T6 | 
100498 | 
100497 | 
0 | 
0 | 
| T7 | 
711471 | 
711470 | 
0 | 
0 | 
| T8 | 
114523 | 
114523 | 
0 | 
0 | 
| T9 | 
46832 | 
46831 | 
0 | 
0 | 
| T11 | 
17204 | 
17203 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
154001243 | 
154000453 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
154001243 | 
154000453 | 
0 | 
0 | 
| T1 | 
72 | 
71 | 
0 | 
0 | 
| T2 | 
21408 | 
21407 | 
0 | 
0 | 
| T3 | 
953062 | 
953061 | 
0 | 
0 | 
| T4 | 
22395 | 
22394 | 
0 | 
0 | 
| T5 | 
25280 | 
25279 | 
0 | 
0 | 
| T6 | 
100498 | 
100497 | 
0 | 
0 | 
| T7 | 
711471 | 
711470 | 
0 | 
0 | 
| T8 | 
114523 | 
114523 | 
0 | 
0 | 
| T9 | 
46832 | 
46831 | 
0 | 
0 | 
| T11 | 
17204 | 
17203 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
154002179 | 
154001224 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
154002179 | 
154001224 | 
0 | 
0 | 
| T1 | 
73 | 
72 | 
0 | 
0 | 
| T2 | 
21409 | 
21408 | 
0 | 
0 | 
| T3 | 
953063 | 
953062 | 
0 | 
0 | 
| T4 | 
22396 | 
22395 | 
0 | 
0 | 
| T5 | 
25281 | 
25280 | 
0 | 
0 | 
| T6 | 
100499 | 
100498 | 
0 | 
0 | 
| T7 | 
711472 | 
711471 | 
0 | 
0 | 
| T8 | 
114523 | 
114523 | 
0 | 
0 | 
| T9 | 
46833 | 
46832 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
17204 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T2,T3,T4 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
66372 | 
65417 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
66372 | 
65417 | 
0 | 
0 | 
| T2 | 
3 | 
2 | 
0 | 
0 | 
| T3 | 
271 | 
270 | 
0 | 
0 | 
| T4 | 
9 | 
8 | 
0 | 
0 | 
| T5 | 
9 | 
8 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
229 | 
228 | 
0 | 
0 | 
| T8 | 
330 | 
329 | 
0 | 
0 | 
| T9 | 
5 | 
4 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
17 | 
16 | 
0 | 
0 | 
| T12 | 
0 | 
260 | 
0 | 
0 | 
| T13 | 
0 | 
4 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
65417 | 
64756 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
65417 | 
64756 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
270 | 
269 | 
0 | 
0 | 
| T4 | 
8 | 
7 | 
0 | 
0 | 
| T5 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
228 | 
227 | 
0 | 
0 | 
| T8 | 
329 | 
328 | 
0 | 
0 | 
| T9 | 
4 | 
3 | 
0 | 
0 | 
| T11 | 
16 | 
15 | 
0 | 
0 | 
| T12 | 
260 | 
259 | 
0 | 
0 | 
| T13 | 
4 | 
3 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
Assert Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
64519 | 
63920 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
64519 | 
63920 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
265 | 
264 | 
0 | 
0 | 
| T4 | 
8 | 
7 | 
0 | 
0 | 
| T5 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
228 | 
227 | 
0 | 
0 | 
| T8 | 
329 | 
328 | 
0 | 
0 | 
| T9 | 
4 | 
3 | 
0 | 
0 | 
| T11 | 
16 | 
15 | 
0 | 
0 | 
| T12 | 
260 | 
259 | 
0 | 
0 | 
| T13 | 
4 | 
3 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T6 | 
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
68721 | 
68340 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
68721 | 
68340 | 
0 | 
0 | 
| T3 | 
770 | 
769 | 
0 | 
0 | 
| T6 | 
420 | 
419 | 
0 | 
0 | 
| T7 | 
442 | 
441 | 
0 | 
0 | 
| T8 | 
248 | 
247 | 
0 | 
0 | 
| T23 | 
11 | 
10 | 
0 | 
0 | 
| T24 | 
331 | 
330 | 
0 | 
0 | 
| T25 | 
345 | 
344 | 
0 | 
0 | 
| T26 | 
105 | 
104 | 
0 | 
0 | 
| T27 | 
162 | 
161 | 
0 | 
0 | 
| T28 | 
332 | 
331 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T6 | 
Assert Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
67762 | 
67440 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
67762 | 
67440 | 
0 | 
0 | 
| T3 | 
766 | 
765 | 
0 | 
0 | 
| T6 | 
420 | 
419 | 
0 | 
0 | 
| T7 | 
442 | 
441 | 
0 | 
0 | 
| T8 | 
248 | 
247 | 
0 | 
0 | 
| T23 | 
11 | 
10 | 
0 | 
0 | 
| T24 | 
331 | 
330 | 
0 | 
0 | 
| T25 | 
345 | 
344 | 
0 | 
0 | 
| T26 | 
105 | 
104 | 
0 | 
0 | 
| T27 | 
162 | 
161 | 
0 | 
0 | 
| T28 | 
332 | 
331 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T6 | 
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
68721 | 
68340 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
68721 | 
68340 | 
0 | 
0 | 
| T3 | 
770 | 
769 | 
0 | 
0 | 
| T6 | 
420 | 
419 | 
0 | 
0 | 
| T7 | 
442 | 
441 | 
0 | 
0 | 
| T8 | 
248 | 
247 | 
0 | 
0 | 
| T23 | 
11 | 
10 | 
0 | 
0 | 
| T24 | 
331 | 
330 | 
0 | 
0 | 
| T25 | 
345 | 
344 | 
0 | 
0 | 
| T26 | 
105 | 
104 | 
0 | 
0 | 
| T27 | 
162 | 
161 | 
0 | 
0 | 
| T28 | 
332 | 
331 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
1148 | 
193 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1148 | 
193 | 
0 | 
0 | 
| T3 | 
3 | 
2 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
2 | 
0 | 
0 | 
| T16 | 
0 | 
2 | 
0 | 
0 | 
| T17 | 
0 | 
3 | 
0 | 
0 | 
| T18 | 
0 | 
3 | 
0 | 
0 | 
| T19 | 
0 | 
1 | 
0 | 
0 | 
| T20 | 
0 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T22 | 
0 | 
4 | 
0 | 
0 | 
| T23 | 
1 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
154002179 | 
154001224 | 
0 | 
0 | 
| 
selKnown1 | 
154001243 | 
154000453 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
154002179 | 
154001224 | 
0 | 
0 | 
| T1 | 
73 | 
72 | 
0 | 
0 | 
| T2 | 
21409 | 
21408 | 
0 | 
0 | 
| T3 | 
953063 | 
953062 | 
0 | 
0 | 
| T4 | 
22396 | 
22395 | 
0 | 
0 | 
| T5 | 
25281 | 
25280 | 
0 | 
0 | 
| T6 | 
100499 | 
100498 | 
0 | 
0 | 
| T7 | 
711472 | 
711471 | 
0 | 
0 | 
| T8 | 
114523 | 
114523 | 
0 | 
0 | 
| T9 | 
46833 | 
46832 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
17204 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
154001243 | 
154000453 | 
0 | 
0 | 
| T1 | 
72 | 
71 | 
0 | 
0 | 
| T2 | 
21408 | 
21407 | 
0 | 
0 | 
| T3 | 
953062 | 
953061 | 
0 | 
0 | 
| T4 | 
22395 | 
22394 | 
0 | 
0 | 
| T5 | 
25280 | 
25279 | 
0 | 
0 | 
| T6 | 
100498 | 
100497 | 
0 | 
0 | 
| T7 | 
711471 | 
711470 | 
0 | 
0 | 
| T8 | 
114523 | 
114523 | 
0 | 
0 | 
| T9 | 
46832 | 
46831 | 
0 | 
0 | 
| T11 | 
17204 | 
17203 | 
0 | 
0 |