Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
22982574 |
0 |
0 |
T3 |
953062 |
117645 |
0 |
0 |
T4 |
22395 |
21119 |
0 |
0 |
T5 |
25280 |
23925 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
162654 |
0 |
0 |
T8 |
114523 |
223382 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
1940 |
0 |
0 |
T12 |
0 |
31284 |
0 |
0 |
T13 |
0 |
4942 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
180228 |
0 |
0 |
T33 |
0 |
15467 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
22982574 |
0 |
0 |
T3 |
953062 |
117645 |
0 |
0 |
T4 |
22395 |
21119 |
0 |
0 |
T5 |
25280 |
23925 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
162654 |
0 |
0 |
T8 |
114523 |
223382 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
1940 |
0 |
0 |
T12 |
0 |
31284 |
0 |
0 |
T13 |
0 |
4942 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
180228 |
0 |
0 |
T33 |
0 |
15467 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
24158050 |
0 |
0 |
T3 |
953062 |
123729 |
0 |
0 |
T4 |
22395 |
22099 |
0 |
0 |
T5 |
25280 |
24814 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
171728 |
0 |
0 |
T8 |
114523 |
234272 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
2064 |
0 |
0 |
T12 |
0 |
32748 |
0 |
0 |
T13 |
0 |
5126 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
189540 |
0 |
0 |
T33 |
0 |
16342 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
24158050 |
0 |
0 |
T3 |
953062 |
123729 |
0 |
0 |
T4 |
22395 |
22099 |
0 |
0 |
T5 |
25280 |
24814 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
171728 |
0 |
0 |
T8 |
114523 |
234272 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
2064 |
0 |
0 |
T12 |
0 |
32748 |
0 |
0 |
T13 |
0 |
5126 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
189540 |
0 |
0 |
T33 |
0 |
16342 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
124999840 |
0 |
0 |
T2 |
21408 |
21408 |
0 |
0 |
T3 |
953062 |
679402 |
0 |
0 |
T4 |
22395 |
22395 |
0 |
0 |
T5 |
25280 |
25102 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
593966 |
0 |
0 |
T8 |
114523 |
103411 |
0 |
0 |
T9 |
46832 |
46832 |
0 |
0 |
T11 |
17204 |
17204 |
0 |
0 |
T12 |
0 |
500368 |
0 |
0 |
T13 |
0 |
5254 |
0 |
0 |
T23 |
3665 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T7,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T7,T8 |
1 | 0 | 1 | Covered | T3,T7,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T7,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T7,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T8 |
1 | 0 | Covered | T3,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
6249756 |
0 |
0 |
T3 |
953062 |
92706 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
39251 |
0 |
0 |
T8 |
114523 |
20362 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T14 |
0 |
95967 |
0 |
0 |
T23 |
3665 |
633 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
40191 |
0 |
0 |
T26 |
0 |
10148 |
0 |
0 |
T27 |
0 |
21605 |
0 |
0 |
T28 |
0 |
41817 |
0 |
0 |
T36 |
0 |
5661 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
27584078 |
0 |
0 |
T1 |
72 |
72 |
0 |
0 |
T2 |
21408 |
0 |
0 |
0 |
T3 |
953062 |
258664 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
96120 |
0 |
0 |
T7 |
711471 |
110616 |
0 |
0 |
T8 |
114523 |
105984 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T23 |
0 |
3208 |
0 |
0 |
T24 |
0 |
77296 |
0 |
0 |
T25 |
0 |
169552 |
0 |
0 |
T26 |
0 |
31000 |
0 |
0 |
T27 |
0 |
46960 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
27584078 |
0 |
0 |
T1 |
72 |
72 |
0 |
0 |
T2 |
21408 |
0 |
0 |
0 |
T3 |
953062 |
258664 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
96120 |
0 |
0 |
T7 |
711471 |
110616 |
0 |
0 |
T8 |
114523 |
105984 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T23 |
0 |
3208 |
0 |
0 |
T24 |
0 |
77296 |
0 |
0 |
T25 |
0 |
169552 |
0 |
0 |
T26 |
0 |
31000 |
0 |
0 |
T27 |
0 |
46960 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
27584078 |
0 |
0 |
T1 |
72 |
72 |
0 |
0 |
T2 |
21408 |
0 |
0 |
0 |
T3 |
953062 |
258664 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
96120 |
0 |
0 |
T7 |
711471 |
110616 |
0 |
0 |
T8 |
114523 |
105984 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T23 |
0 |
3208 |
0 |
0 |
T24 |
0 |
77296 |
0 |
0 |
T25 |
0 |
169552 |
0 |
0 |
T26 |
0 |
31000 |
0 |
0 |
T27 |
0 |
46960 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
6249756 |
0 |
0 |
T3 |
953062 |
92706 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
39251 |
0 |
0 |
T8 |
114523 |
20362 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T14 |
0 |
95967 |
0 |
0 |
T23 |
3665 |
633 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
40191 |
0 |
0 |
T26 |
0 |
10148 |
0 |
0 |
T27 |
0 |
21605 |
0 |
0 |
T28 |
0 |
41817 |
0 |
0 |
T36 |
0 |
5661 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T7,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T7,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T7,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T7,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
200933 |
0 |
0 |
T3 |
953062 |
2974 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
1264 |
0 |
0 |
T8 |
114523 |
660 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T14 |
0 |
3087 |
0 |
0 |
T23 |
3665 |
20 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
1299 |
0 |
0 |
T26 |
0 |
325 |
0 |
0 |
T27 |
0 |
694 |
0 |
0 |
T28 |
0 |
1350 |
0 |
0 |
T36 |
0 |
181 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
27584078 |
0 |
0 |
T1 |
72 |
72 |
0 |
0 |
T2 |
21408 |
0 |
0 |
0 |
T3 |
953062 |
258664 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
96120 |
0 |
0 |
T7 |
711471 |
110616 |
0 |
0 |
T8 |
114523 |
105984 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T23 |
0 |
3208 |
0 |
0 |
T24 |
0 |
77296 |
0 |
0 |
T25 |
0 |
169552 |
0 |
0 |
T26 |
0 |
31000 |
0 |
0 |
T27 |
0 |
46960 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
27584078 |
0 |
0 |
T1 |
72 |
72 |
0 |
0 |
T2 |
21408 |
0 |
0 |
0 |
T3 |
953062 |
258664 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
96120 |
0 |
0 |
T7 |
711471 |
110616 |
0 |
0 |
T8 |
114523 |
105984 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T23 |
0 |
3208 |
0 |
0 |
T24 |
0 |
77296 |
0 |
0 |
T25 |
0 |
169552 |
0 |
0 |
T26 |
0 |
31000 |
0 |
0 |
T27 |
0 |
46960 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
27584078 |
0 |
0 |
T1 |
72 |
72 |
0 |
0 |
T2 |
21408 |
0 |
0 |
0 |
T3 |
953062 |
258664 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
96120 |
0 |
0 |
T7 |
711471 |
110616 |
0 |
0 |
T8 |
114523 |
105984 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T23 |
0 |
3208 |
0 |
0 |
T24 |
0 |
77296 |
0 |
0 |
T25 |
0 |
169552 |
0 |
0 |
T26 |
0 |
31000 |
0 |
0 |
T27 |
0 |
46960 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154001243 |
200933 |
0 |
0 |
T3 |
953062 |
2974 |
0 |
0 |
T4 |
22395 |
0 |
0 |
0 |
T5 |
25280 |
0 |
0 |
0 |
T6 |
100498 |
0 |
0 |
0 |
T7 |
711471 |
1264 |
0 |
0 |
T8 |
114523 |
660 |
0 |
0 |
T9 |
46832 |
0 |
0 |
0 |
T11 |
17204 |
0 |
0 |
0 |
T14 |
0 |
3087 |
0 |
0 |
T23 |
3665 |
20 |
0 |
0 |
T24 |
81800 |
0 |
0 |
0 |
T25 |
0 |
1299 |
0 |
0 |
T26 |
0 |
325 |
0 |
0 |
T27 |
0 |
694 |
0 |
0 |
T28 |
0 |
1350 |
0 |
0 |
T36 |
0 |
181 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
3342247 |
0 |
0 |
T2 |
116237 |
2617 |
0 |
0 |
T3 |
449440 |
21918 |
0 |
0 |
T4 |
70462 |
832 |
0 |
0 |
T5 |
205398 |
840 |
0 |
0 |
T6 |
416021 |
0 |
0 |
0 |
T7 |
494648 |
8320 |
0 |
0 |
T8 |
117239 |
10816 |
0 |
0 |
T9 |
150263 |
3778 |
0 |
0 |
T10 |
991 |
0 |
0 |
0 |
T11 |
89060 |
832 |
0 |
0 |
T12 |
0 |
10816 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
497554952 |
0 |
0 |
T1 |
1272 |
1175 |
0 |
0 |
T2 |
116237 |
116158 |
0 |
0 |
T3 |
449440 |
449415 |
0 |
0 |
T4 |
70462 |
70362 |
0 |
0 |
T5 |
205398 |
205327 |
0 |
0 |
T6 |
416021 |
415927 |
0 |
0 |
T7 |
494648 |
494639 |
0 |
0 |
T8 |
117239 |
117229 |
0 |
0 |
T9 |
150263 |
150172 |
0 |
0 |
T10 |
991 |
937 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
497554952 |
0 |
0 |
T1 |
1272 |
1175 |
0 |
0 |
T2 |
116237 |
116158 |
0 |
0 |
T3 |
449440 |
449415 |
0 |
0 |
T4 |
70462 |
70362 |
0 |
0 |
T5 |
205398 |
205327 |
0 |
0 |
T6 |
416021 |
415927 |
0 |
0 |
T7 |
494648 |
494639 |
0 |
0 |
T8 |
117239 |
117229 |
0 |
0 |
T9 |
150263 |
150172 |
0 |
0 |
T10 |
991 |
937 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
497554952 |
0 |
0 |
T1 |
1272 |
1175 |
0 |
0 |
T2 |
116237 |
116158 |
0 |
0 |
T3 |
449440 |
449415 |
0 |
0 |
T4 |
70462 |
70362 |
0 |
0 |
T5 |
205398 |
205327 |
0 |
0 |
T6 |
416021 |
415927 |
0 |
0 |
T7 |
494648 |
494639 |
0 |
0 |
T8 |
117239 |
117229 |
0 |
0 |
T9 |
150263 |
150172 |
0 |
0 |
T10 |
991 |
937 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
3342247 |
0 |
0 |
T2 |
116237 |
2617 |
0 |
0 |
T3 |
449440 |
21918 |
0 |
0 |
T4 |
70462 |
832 |
0 |
0 |
T5 |
205398 |
840 |
0 |
0 |
T6 |
416021 |
0 |
0 |
0 |
T7 |
494648 |
8320 |
0 |
0 |
T8 |
117239 |
10816 |
0 |
0 |
T9 |
150263 |
3778 |
0 |
0 |
T10 |
991 |
0 |
0 |
0 |
T11 |
89060 |
832 |
0 |
0 |
T12 |
0 |
10816 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
497554952 |
0 |
0 |
T1 |
1272 |
1175 |
0 |
0 |
T2 |
116237 |
116158 |
0 |
0 |
T3 |
449440 |
449415 |
0 |
0 |
T4 |
70462 |
70362 |
0 |
0 |
T5 |
205398 |
205327 |
0 |
0 |
T6 |
416021 |
415927 |
0 |
0 |
T7 |
494648 |
494639 |
0 |
0 |
T8 |
117239 |
117229 |
0 |
0 |
T9 |
150263 |
150172 |
0 |
0 |
T10 |
991 |
937 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
497554952 |
0 |
0 |
T1 |
1272 |
1175 |
0 |
0 |
T2 |
116237 |
116158 |
0 |
0 |
T3 |
449440 |
449415 |
0 |
0 |
T4 |
70462 |
70362 |
0 |
0 |
T5 |
205398 |
205327 |
0 |
0 |
T6 |
416021 |
415927 |
0 |
0 |
T7 |
494648 |
494639 |
0 |
0 |
T8 |
117239 |
117229 |
0 |
0 |
T9 |
150263 |
150172 |
0 |
0 |
T10 |
991 |
937 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
497554952 |
0 |
0 |
T1 |
1272 |
1175 |
0 |
0 |
T2 |
116237 |
116158 |
0 |
0 |
T3 |
449440 |
449415 |
0 |
0 |
T4 |
70462 |
70362 |
0 |
0 |
T5 |
205398 |
205327 |
0 |
0 |
T6 |
416021 |
415927 |
0 |
0 |
T7 |
494648 |
494639 |
0 |
0 |
T8 |
117239 |
117229 |
0 |
0 |
T9 |
150263 |
150172 |
0 |
0 |
T10 |
991 |
937 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497641328 |
0 |
0 |
0 |