Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T8,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T8,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T8,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T8,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T13 |
1 | 0 | Covered | T2,T8,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T13 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
22696863 |
0 |
0 |
T2 |
20455 |
12604 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
28361 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
64 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
1810 |
0 |
0 |
T17 |
0 |
34754 |
0 |
0 |
T18 |
0 |
81751 |
0 |
0 |
T19 |
0 |
29897 |
0 |
0 |
T20 |
0 |
20970 |
0 |
0 |
T21 |
0 |
267634 |
0 |
0 |
T36 |
0 |
15653 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
22696863 |
0 |
0 |
T2 |
20455 |
12604 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
28361 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
64 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
1810 |
0 |
0 |
T17 |
0 |
34754 |
0 |
0 |
T18 |
0 |
81751 |
0 |
0 |
T19 |
0 |
29897 |
0 |
0 |
T20 |
0 |
20970 |
0 |
0 |
T21 |
0 |
267634 |
0 |
0 |
T36 |
0 |
15653 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T8,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Covered | T2,T8,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T8,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T8,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T8,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T13 |
1 | 0 | Covered | T2,T8,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T13 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
23882894 |
0 |
0 |
T2 |
20455 |
13686 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
29915 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
64 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
2064 |
0 |
0 |
T17 |
0 |
35981 |
0 |
0 |
T18 |
0 |
85542 |
0 |
0 |
T19 |
0 |
31318 |
0 |
0 |
T20 |
0 |
21632 |
0 |
0 |
T21 |
0 |
281567 |
0 |
0 |
T36 |
0 |
16258 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
23882894 |
0 |
0 |
T2 |
20455 |
13686 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
29915 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
64 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
2064 |
0 |
0 |
T17 |
0 |
35981 |
0 |
0 |
T18 |
0 |
85542 |
0 |
0 |
T19 |
0 |
31318 |
0 |
0 |
T20 |
0 |
21632 |
0 |
0 |
T21 |
0 |
281567 |
0 |
0 |
T36 |
0 |
16258 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
125457286 |
0 |
0 |
T2 |
20455 |
20094 |
0 |
0 |
T4 |
27984 |
27984 |
0 |
0 |
T5 |
2056 |
2056 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
640 |
0 |
0 |
T8 |
468357 |
444414 |
0 |
0 |
T10 |
208 |
0 |
0 |
0 |
T13 |
57136 |
57136 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T15 |
134514 |
134192 |
0 |
0 |
T17 |
0 |
421475 |
0 |
0 |
T18 |
0 |
237840 |
0 |
0 |
T25 |
0 |
2080 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T8,T10 |
1 | 0 | 1 | Covered | T1,T8,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T8,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T8,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T8 |
0 |
0 |
Covered |
T1,T6,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T10 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
5854944 |
0 |
0 |
T1 |
33624 |
15012 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
8204 |
0 |
0 |
T10 |
208 |
38 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T18 |
0 |
8401 |
0 |
0 |
T21 |
0 |
56903 |
0 |
0 |
T22 |
0 |
59152 |
0 |
0 |
T26 |
0 |
425 |
0 |
0 |
T27 |
0 |
12079 |
0 |
0 |
T50 |
0 |
13839 |
0 |
0 |
T51 |
0 |
33258 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
26839640 |
0 |
0 |
T1 |
33624 |
32080 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
19968 |
0 |
0 |
T10 |
208 |
208 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
90624 |
0 |
0 |
T18 |
0 |
36440 |
0 |
0 |
T21 |
0 |
146968 |
0 |
0 |
T23 |
0 |
107584 |
0 |
0 |
T24 |
0 |
33344 |
0 |
0 |
T26 |
0 |
1408 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
26839640 |
0 |
0 |
T1 |
33624 |
32080 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
19968 |
0 |
0 |
T10 |
208 |
208 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
90624 |
0 |
0 |
T18 |
0 |
36440 |
0 |
0 |
T21 |
0 |
146968 |
0 |
0 |
T23 |
0 |
107584 |
0 |
0 |
T24 |
0 |
33344 |
0 |
0 |
T26 |
0 |
1408 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
26839640 |
0 |
0 |
T1 |
33624 |
32080 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
19968 |
0 |
0 |
T10 |
208 |
208 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
90624 |
0 |
0 |
T18 |
0 |
36440 |
0 |
0 |
T21 |
0 |
146968 |
0 |
0 |
T23 |
0 |
107584 |
0 |
0 |
T24 |
0 |
33344 |
0 |
0 |
T26 |
0 |
1408 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
5854944 |
0 |
0 |
T1 |
33624 |
15012 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
8204 |
0 |
0 |
T10 |
208 |
38 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T18 |
0 |
8401 |
0 |
0 |
T21 |
0 |
56903 |
0 |
0 |
T22 |
0 |
59152 |
0 |
0 |
T26 |
0 |
425 |
0 |
0 |
T27 |
0 |
12079 |
0 |
0 |
T50 |
0 |
13839 |
0 |
0 |
T51 |
0 |
33258 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T10 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T8,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T8,T10 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T8 |
0 |
0 |
Covered |
T1,T6,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T10 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
188137 |
0 |
0 |
T1 |
33624 |
482 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
264 |
0 |
0 |
T10 |
208 |
1 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T18 |
0 |
271 |
0 |
0 |
T21 |
0 |
1828 |
0 |
0 |
T22 |
0 |
1905 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
389 |
0 |
0 |
T50 |
0 |
442 |
0 |
0 |
T51 |
0 |
1067 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
26839640 |
0 |
0 |
T1 |
33624 |
32080 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
19968 |
0 |
0 |
T10 |
208 |
208 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
90624 |
0 |
0 |
T18 |
0 |
36440 |
0 |
0 |
T21 |
0 |
146968 |
0 |
0 |
T23 |
0 |
107584 |
0 |
0 |
T24 |
0 |
33344 |
0 |
0 |
T26 |
0 |
1408 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
26839640 |
0 |
0 |
T1 |
33624 |
32080 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
19968 |
0 |
0 |
T10 |
208 |
208 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
90624 |
0 |
0 |
T18 |
0 |
36440 |
0 |
0 |
T21 |
0 |
146968 |
0 |
0 |
T23 |
0 |
107584 |
0 |
0 |
T24 |
0 |
33344 |
0 |
0 |
T26 |
0 |
1408 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
26839640 |
0 |
0 |
T1 |
33624 |
32080 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
19968 |
0 |
0 |
T10 |
208 |
208 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
90624 |
0 |
0 |
T18 |
0 |
36440 |
0 |
0 |
T21 |
0 |
146968 |
0 |
0 |
T23 |
0 |
107584 |
0 |
0 |
T24 |
0 |
33344 |
0 |
0 |
T26 |
0 |
1408 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153669488 |
188137 |
0 |
0 |
T1 |
33624 |
482 |
0 |
0 |
T2 |
20455 |
0 |
0 |
0 |
T4 |
27984 |
0 |
0 |
0 |
T5 |
2056 |
0 |
0 |
0 |
T6 |
720 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
468357 |
264 |
0 |
0 |
T10 |
208 |
1 |
0 |
0 |
T13 |
57136 |
0 |
0 |
0 |
T14 |
96186 |
0 |
0 |
0 |
T18 |
0 |
271 |
0 |
0 |
T21 |
0 |
1828 |
0 |
0 |
T22 |
0 |
1905 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
389 |
0 |
0 |
T50 |
0 |
442 |
0 |
0 |
T51 |
0 |
1067 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
3208138 |
0 |
0 |
T2 |
31271 |
1600 |
0 |
0 |
T3 |
1579 |
0 |
0 |
0 |
T4 |
87208 |
832 |
0 |
0 |
T5 |
5022 |
832 |
0 |
0 |
T6 |
2873 |
0 |
0 |
0 |
T7 |
10252 |
832 |
0 |
0 |
T8 |
379277 |
22715 |
0 |
0 |
T9 |
1323 |
0 |
0 |
0 |
T10 |
1256 |
0 |
0 |
0 |
T11 |
1777 |
0 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T17 |
0 |
9152 |
0 |
0 |
T18 |
0 |
3328 |
0 |
0 |
T25 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
486199203 |
0 |
0 |
T1 |
232582 |
232482 |
0 |
0 |
T2 |
31271 |
31220 |
0 |
0 |
T3 |
1579 |
1522 |
0 |
0 |
T4 |
87208 |
87143 |
0 |
0 |
T5 |
5022 |
4940 |
0 |
0 |
T6 |
2873 |
2809 |
0 |
0 |
T7 |
10252 |
10177 |
0 |
0 |
T8 |
379277 |
379257 |
0 |
0 |
T9 |
1323 |
1249 |
0 |
0 |
T10 |
1256 |
1168 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
486199203 |
0 |
0 |
T1 |
232582 |
232482 |
0 |
0 |
T2 |
31271 |
31220 |
0 |
0 |
T3 |
1579 |
1522 |
0 |
0 |
T4 |
87208 |
87143 |
0 |
0 |
T5 |
5022 |
4940 |
0 |
0 |
T6 |
2873 |
2809 |
0 |
0 |
T7 |
10252 |
10177 |
0 |
0 |
T8 |
379277 |
379257 |
0 |
0 |
T9 |
1323 |
1249 |
0 |
0 |
T10 |
1256 |
1168 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
486199203 |
0 |
0 |
T1 |
232582 |
232482 |
0 |
0 |
T2 |
31271 |
31220 |
0 |
0 |
T3 |
1579 |
1522 |
0 |
0 |
T4 |
87208 |
87143 |
0 |
0 |
T5 |
5022 |
4940 |
0 |
0 |
T6 |
2873 |
2809 |
0 |
0 |
T7 |
10252 |
10177 |
0 |
0 |
T8 |
379277 |
379257 |
0 |
0 |
T9 |
1323 |
1249 |
0 |
0 |
T10 |
1256 |
1168 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
3208138 |
0 |
0 |
T2 |
31271 |
1600 |
0 |
0 |
T3 |
1579 |
0 |
0 |
0 |
T4 |
87208 |
832 |
0 |
0 |
T5 |
5022 |
832 |
0 |
0 |
T6 |
2873 |
0 |
0 |
0 |
T7 |
10252 |
832 |
0 |
0 |
T8 |
379277 |
22715 |
0 |
0 |
T9 |
1323 |
0 |
0 |
0 |
T10 |
1256 |
0 |
0 |
0 |
T11 |
1777 |
0 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T17 |
0 |
9152 |
0 |
0 |
T18 |
0 |
3328 |
0 |
0 |
T25 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
486199203 |
0 |
0 |
T1 |
232582 |
232482 |
0 |
0 |
T2 |
31271 |
31220 |
0 |
0 |
T3 |
1579 |
1522 |
0 |
0 |
T4 |
87208 |
87143 |
0 |
0 |
T5 |
5022 |
4940 |
0 |
0 |
T6 |
2873 |
2809 |
0 |
0 |
T7 |
10252 |
10177 |
0 |
0 |
T8 |
379277 |
379257 |
0 |
0 |
T9 |
1323 |
1249 |
0 |
0 |
T10 |
1256 |
1168 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
486199203 |
0 |
0 |
T1 |
232582 |
232482 |
0 |
0 |
T2 |
31271 |
31220 |
0 |
0 |
T3 |
1579 |
1522 |
0 |
0 |
T4 |
87208 |
87143 |
0 |
0 |
T5 |
5022 |
4940 |
0 |
0 |
T6 |
2873 |
2809 |
0 |
0 |
T7 |
10252 |
10177 |
0 |
0 |
T8 |
379277 |
379257 |
0 |
0 |
T9 |
1323 |
1249 |
0 |
0 |
T10 |
1256 |
1168 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
486199203 |
0 |
0 |
T1 |
232582 |
232482 |
0 |
0 |
T2 |
31271 |
31220 |
0 |
0 |
T3 |
1579 |
1522 |
0 |
0 |
T4 |
87208 |
87143 |
0 |
0 |
T5 |
5022 |
4940 |
0 |
0 |
T6 |
2873 |
2809 |
0 |
0 |
T7 |
10252 |
10177 |
0 |
0 |
T8 |
379277 |
379257 |
0 |
0 |
T9 |
1323 |
1249 |
0 |
0 |
T10 |
1256 |
1168 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287355 |
0 |
0 |
0 |