Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T4,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T4,T7,T8
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 614045140 3357654 0 0
gen_wmask[1].MaskCheckPortA_A 614045140 3357654 0 0
gen_wmask[2].MaskCheckPortA_A 614045140 3357654 0 0
gen_wmask[3].MaskCheckPortA_A 614045140 3357654 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 614045140 3357654 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 529382 8710 0 0
T9 37818 832 0 0
T10 514859 832 0 0
T11 541346 2549 0 0
T12 24601 832 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0
T41 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 614045140 3357654 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 529382 8710 0 0
T9 37818 832 0 0
T10 514859 832 0 0
T11 541346 2549 0 0
T12 24601 832 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0
T41 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 614045140 3357654 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 529382 8710 0 0
T9 37818 832 0 0
T10 514859 832 0 0
T11 541346 2549 0 0
T12 24601 832 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0
T41 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 614045140 3357654 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 529382 8710 0 0
T9 37818 832 0 0
T10 514859 832 0 0
T11 541346 2549 0 0
T12 24601 832 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0
T41 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T4,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T4,T7,T8
0 Covered T2,T4,T6


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 468057382 2048686 0 0
gen_wmask[1].MaskCheckPortA_A 468057382 2048686 0 0
gen_wmask[2].MaskCheckPortA_A 468057382 2048686 0 0
gen_wmask[3].MaskCheckPortA_A 468057382 2048686 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 468057382 2048686 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 219164 4992 0 0
T9 29370 832 0 0
T10 386279 832 0 0
T11 480714 575 0 0
T12 0 832 0 0
T41 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 468057382 2048686 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 219164 4992 0 0
T9 29370 832 0 0
T10 386279 832 0 0
T11 480714 575 0 0
T12 0 832 0 0
T41 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 468057382 2048686 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 219164 4992 0 0
T9 29370 832 0 0
T10 386279 832 0 0
T11 480714 575 0 0
T12 0 832 0 0
T41 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 468057382 2048686 0 0
T2 10838 832 0 0
T3 1175 0 0 0
T4 23880 3648 0 0
T5 1258 0 0 0
T6 95178 832 0 0
T7 126336 832 0 0
T8 219164 4992 0 0
T9 29370 832 0 0
T10 386279 832 0 0
T11 480714 575 0 0
T12 0 832 0 0
T41 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T8,T11,T13
0 Covered T2,T4,T6


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T8,T11,T13
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 145987758 1308968 0 0
gen_wmask[1].MaskCheckPortA_A 145987758 1308968 0 0
gen_wmask[2].MaskCheckPortA_A 145987758 1308968 0 0
gen_wmask[3].MaskCheckPortA_A 145987758 1308968 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145987758 1308968 0 0
T8 310218 3718 0 0
T9 8448 0 0 0
T10 128580 0 0 0
T11 60632 1974 0 0
T12 24601 0 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145987758 1308968 0 0
T8 310218 3718 0 0
T9 8448 0 0 0
T10 128580 0 0 0
T11 60632 1974 0 0
T12 24601 0 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145987758 1308968 0 0
T8 310218 3718 0 0
T9 8448 0 0 0
T10 128580 0 0 0
T11 60632 1974 0 0
T12 24601 0 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145987758 1308968 0 0
T8 310218 3718 0 0
T9 8448 0 0 0
T10 128580 0 0 0
T11 60632 1974 0 0
T12 24601 0 0 0
T13 122874 2997 0 0
T15 348642 648 0 0
T16 10672 0 0 0
T17 137908 2597 0 0
T23 224873 3543 0 0
T28 0 3176 0 0
T29 0 3111 0 0
T39 0 130 0 0
T40 0 10 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%