Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
21390366 |
0 |
0 |
T2 |
2451 |
252 |
0 |
0 |
T3 |
87190 |
7945 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
39537 |
0 |
0 |
T6 |
257793 |
14988 |
0 |
0 |
T7 |
12706 |
11643 |
0 |
0 |
T8 |
202447 |
1474 |
0 |
0 |
T9 |
250270 |
40401 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
694657 |
22005 |
0 |
0 |
T12 |
0 |
124319 |
0 |
0 |
T23 |
0 |
31364 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
21390366 |
0 |
0 |
T2 |
2451 |
252 |
0 |
0 |
T3 |
87190 |
7945 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
39537 |
0 |
0 |
T6 |
257793 |
14988 |
0 |
0 |
T7 |
12706 |
11643 |
0 |
0 |
T8 |
202447 |
1474 |
0 |
0 |
T9 |
250270 |
40401 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
694657 |
22005 |
0 |
0 |
T12 |
0 |
124319 |
0 |
0 |
T23 |
0 |
31364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
22470144 |
0 |
0 |
T2 |
2451 |
280 |
0 |
0 |
T3 |
87190 |
8198 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
41237 |
0 |
0 |
T6 |
257793 |
15687 |
0 |
0 |
T7 |
12706 |
12402 |
0 |
0 |
T8 |
202447 |
1590 |
0 |
0 |
T9 |
250270 |
42251 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
694657 |
22984 |
0 |
0 |
T12 |
0 |
132889 |
0 |
0 |
T23 |
0 |
32370 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
22470144 |
0 |
0 |
T2 |
2451 |
280 |
0 |
0 |
T3 |
87190 |
8198 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
41237 |
0 |
0 |
T6 |
257793 |
15687 |
0 |
0 |
T7 |
12706 |
12402 |
0 |
0 |
T8 |
202447 |
1590 |
0 |
0 |
T9 |
250270 |
42251 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
694657 |
22984 |
0 |
0 |
T12 |
0 |
132889 |
0 |
0 |
T23 |
0 |
32370 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
118488422 |
0 |
0 |
T2 |
2451 |
2416 |
0 |
0 |
T3 |
87190 |
87190 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
556581 |
0 |
0 |
T6 |
257793 |
190816 |
0 |
0 |
T7 |
12706 |
12706 |
0 |
0 |
T8 |
202447 |
33387 |
0 |
0 |
T9 |
250270 |
249586 |
0 |
0 |
T10 |
196926 |
196456 |
0 |
0 |
T11 |
694657 |
394798 |
0 |
0 |
T12 |
0 |
693141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T8 |
1 | 0 | 1 | Covered | T1,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T1,T6,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T6 |
0 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
5830378 |
0 |
0 |
T1 |
80416 |
31041 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
16158 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
36544 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
42136 |
0 |
0 |
T12 |
0 |
60997 |
0 |
0 |
T27 |
0 |
38 |
0 |
0 |
T28 |
0 |
44633 |
0 |
0 |
T31 |
0 |
5248 |
0 |
0 |
T37 |
0 |
541 |
0 |
0 |
T40 |
0 |
59778 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
30019816 |
0 |
0 |
T1 |
80416 |
76240 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
936 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
61376 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
159984 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
291808 |
0 |
0 |
T12 |
0 |
170456 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T27 |
0 |
80 |
0 |
0 |
T31 |
0 |
23544 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
30019816 |
0 |
0 |
T1 |
80416 |
76240 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
936 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
61376 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
159984 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
291808 |
0 |
0 |
T12 |
0 |
170456 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T27 |
0 |
80 |
0 |
0 |
T31 |
0 |
23544 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
30019816 |
0 |
0 |
T1 |
80416 |
76240 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
936 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
61376 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
159984 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
291808 |
0 |
0 |
T12 |
0 |
170456 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T27 |
0 |
80 |
0 |
0 |
T31 |
0 |
23544 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
5830378 |
0 |
0 |
T1 |
80416 |
31041 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
16158 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
36544 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
42136 |
0 |
0 |
T12 |
0 |
60997 |
0 |
0 |
T27 |
0 |
38 |
0 |
0 |
T28 |
0 |
44633 |
0 |
0 |
T31 |
0 |
5248 |
0 |
0 |
T37 |
0 |
541 |
0 |
0 |
T40 |
0 |
59778 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T6 |
0 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
187403 |
0 |
0 |
T1 |
80416 |
998 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
524 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
1168 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
1351 |
0 |
0 |
T12 |
0 |
1962 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1431 |
0 |
0 |
T31 |
0 |
168 |
0 |
0 |
T37 |
0 |
17 |
0 |
0 |
T40 |
0 |
1915 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
30019816 |
0 |
0 |
T1 |
80416 |
76240 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
936 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
61376 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
159984 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
291808 |
0 |
0 |
T12 |
0 |
170456 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T27 |
0 |
80 |
0 |
0 |
T31 |
0 |
23544 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
30019816 |
0 |
0 |
T1 |
80416 |
76240 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
936 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
61376 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
159984 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
291808 |
0 |
0 |
T12 |
0 |
170456 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T27 |
0 |
80 |
0 |
0 |
T31 |
0 |
23544 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
30019816 |
0 |
0 |
T1 |
80416 |
76240 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
936 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
61376 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
159984 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
291808 |
0 |
0 |
T12 |
0 |
170456 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T27 |
0 |
80 |
0 |
0 |
T31 |
0 |
23544 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149918247 |
187403 |
0 |
0 |
T1 |
80416 |
998 |
0 |
0 |
T2 |
2451 |
0 |
0 |
0 |
T3 |
87190 |
0 |
0 |
0 |
T4 |
1005 |
0 |
0 |
0 |
T5 |
558122 |
0 |
0 |
0 |
T6 |
257793 |
524 |
0 |
0 |
T7 |
12706 |
0 |
0 |
0 |
T8 |
202447 |
1168 |
0 |
0 |
T9 |
250270 |
0 |
0 |
0 |
T10 |
196926 |
0 |
0 |
0 |
T11 |
0 |
1351 |
0 |
0 |
T12 |
0 |
1962 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1431 |
0 |
0 |
T31 |
0 |
168 |
0 |
0 |
T37 |
0 |
17 |
0 |
0 |
T40 |
0 |
1915 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
3056550 |
0 |
0 |
T2 |
5247 |
832 |
0 |
0 |
T3 |
47008 |
837 |
0 |
0 |
T4 |
3759 |
0 |
0 |
0 |
T5 |
123490 |
11648 |
0 |
0 |
T6 |
132253 |
7116 |
0 |
0 |
T7 |
47909 |
2553 |
0 |
0 |
T8 |
291497 |
832 |
0 |
0 |
T9 |
276359 |
6840 |
0 |
0 |
T10 |
118715 |
832 |
0 |
0 |
T11 |
372750 |
9152 |
0 |
0 |
T12 |
0 |
8320 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
455998093 |
0 |
0 |
T1 |
658250 |
658156 |
0 |
0 |
T2 |
5247 |
5192 |
0 |
0 |
T3 |
47008 |
46928 |
0 |
0 |
T4 |
3759 |
3706 |
0 |
0 |
T5 |
123490 |
123480 |
0 |
0 |
T6 |
132253 |
132244 |
0 |
0 |
T7 |
47909 |
47821 |
0 |
0 |
T8 |
291497 |
291406 |
0 |
0 |
T9 |
276359 |
276291 |
0 |
0 |
T10 |
118715 |
118706 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
455998093 |
0 |
0 |
T1 |
658250 |
658156 |
0 |
0 |
T2 |
5247 |
5192 |
0 |
0 |
T3 |
47008 |
46928 |
0 |
0 |
T4 |
3759 |
3706 |
0 |
0 |
T5 |
123490 |
123480 |
0 |
0 |
T6 |
132253 |
132244 |
0 |
0 |
T7 |
47909 |
47821 |
0 |
0 |
T8 |
291497 |
291406 |
0 |
0 |
T9 |
276359 |
276291 |
0 |
0 |
T10 |
118715 |
118706 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
455998093 |
0 |
0 |
T1 |
658250 |
658156 |
0 |
0 |
T2 |
5247 |
5192 |
0 |
0 |
T3 |
47008 |
46928 |
0 |
0 |
T4 |
3759 |
3706 |
0 |
0 |
T5 |
123490 |
123480 |
0 |
0 |
T6 |
132253 |
132244 |
0 |
0 |
T7 |
47909 |
47821 |
0 |
0 |
T8 |
291497 |
291406 |
0 |
0 |
T9 |
276359 |
276291 |
0 |
0 |
T10 |
118715 |
118706 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
3056550 |
0 |
0 |
T2 |
5247 |
832 |
0 |
0 |
T3 |
47008 |
837 |
0 |
0 |
T4 |
3759 |
0 |
0 |
0 |
T5 |
123490 |
11648 |
0 |
0 |
T6 |
132253 |
7116 |
0 |
0 |
T7 |
47909 |
2553 |
0 |
0 |
T8 |
291497 |
832 |
0 |
0 |
T9 |
276359 |
6840 |
0 |
0 |
T10 |
118715 |
832 |
0 |
0 |
T11 |
372750 |
9152 |
0 |
0 |
T12 |
0 |
8320 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
455998093 |
0 |
0 |
T1 |
658250 |
658156 |
0 |
0 |
T2 |
5247 |
5192 |
0 |
0 |
T3 |
47008 |
46928 |
0 |
0 |
T4 |
3759 |
3706 |
0 |
0 |
T5 |
123490 |
123480 |
0 |
0 |
T6 |
132253 |
132244 |
0 |
0 |
T7 |
47909 |
47821 |
0 |
0 |
T8 |
291497 |
291406 |
0 |
0 |
T9 |
276359 |
276291 |
0 |
0 |
T10 |
118715 |
118706 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
455998093 |
0 |
0 |
T1 |
658250 |
658156 |
0 |
0 |
T2 |
5247 |
5192 |
0 |
0 |
T3 |
47008 |
46928 |
0 |
0 |
T4 |
3759 |
3706 |
0 |
0 |
T5 |
123490 |
123480 |
0 |
0 |
T6 |
132253 |
132244 |
0 |
0 |
T7 |
47909 |
47821 |
0 |
0 |
T8 |
291497 |
291406 |
0 |
0 |
T9 |
276359 |
276291 |
0 |
0 |
T10 |
118715 |
118706 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
455998093 |
0 |
0 |
T1 |
658250 |
658156 |
0 |
0 |
T2 |
5247 |
5192 |
0 |
0 |
T3 |
47008 |
46928 |
0 |
0 |
T4 |
3759 |
3706 |
0 |
0 |
T5 |
123490 |
123480 |
0 |
0 |
T6 |
132253 |
132244 |
0 |
0 |
T7 |
47909 |
47821 |
0 |
0 |
T8 |
291497 |
291406 |
0 |
0 |
T9 |
276359 |
276291 |
0 |
0 |
T10 |
118715 |
118706 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456084574 |
0 |
0 |
0 |