Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 628210074 3373560 0 0
gen_wmask[1].MaskCheckPortA_A 628210074 3373560 0 0
gen_wmask[2].MaskCheckPortA_A 628210074 3373560 0 0
gen_wmask[3].MaskCheckPortA_A 628210074 3373560 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 628210074 3373560 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 1286451 22650 0 0
T8 1652 0 0 0
T9 1552122 9759 0 0
T10 481350 16498 0 0
T11 486141 9211 0 0
T12 458993 13331 0 0
T13 477043 9108 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 628210074 3373560 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 1286451 22650 0 0
T8 1652 0 0 0
T9 1552122 9759 0 0
T10 481350 16498 0 0
T11 486141 9211 0 0
T12 458993 13331 0 0
T13 477043 9108 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 628210074 3373560 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 1286451 22650 0 0
T8 1652 0 0 0
T9 1552122 9759 0 0
T10 481350 16498 0 0
T11 486141 9211 0 0
T12 458993 13331 0 0
T13 477043 9108 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 628210074 3373560 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 1286451 22650 0 0
T8 1652 0 0 0
T9 1552122 9759 0 0
T10 481350 16498 0 0
T11 486141 9211 0 0
T12 458993 13331 0 0
T13 477043 9108 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 476742927 2124383 0 0
gen_wmask[1].MaskCheckPortA_A 476742927 2124383 0 0
gen_wmask[2].MaskCheckPortA_A 476742927 2124383 0 0
gen_wmask[3].MaskCheckPortA_A 476742927 2124383 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 476742927 2124383 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 486067 8135 0 0
T8 1652 0 0 0
T9 693573 8320 0 0
T10 373619 11896 0 0
T11 162680 5531 0 0
T12 0 8320 0 0
T13 0 7155 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 476742927 2124383 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 486067 8135 0 0
T8 1652 0 0 0
T9 693573 8320 0 0
T10 373619 11896 0 0
T11 162680 5531 0 0
T12 0 8320 0 0
T13 0 7155 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 476742927 2124383 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 486067 8135 0 0
T8 1652 0 0 0
T9 693573 8320 0 0
T10 373619 11896 0 0
T11 162680 5531 0 0
T12 0 8320 0 0
T13 0 7155 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 476742927 2124383 0 0
T2 119002 832 0 0
T3 18467 832 0 0
T4 21925 832 0 0
T5 10133 832 0 0
T6 1832 0 0 0
T7 486067 8135 0 0
T8 1652 0 0 0
T9 693573 8320 0 0
T10 373619 11896 0 0
T11 162680 5531 0 0
T12 0 8320 0 0
T13 0 7155 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T7,T9,T10
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T7,T9,T10
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 151467147 1249177 0 0
gen_wmask[1].MaskCheckPortA_A 151467147 1249177 0 0
gen_wmask[2].MaskCheckPortA_A 151467147 1249177 0 0
gen_wmask[3].MaskCheckPortA_A 151467147 1249177 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151467147 1249177 0 0
T7 800384 14515 0 0
T9 858549 1439 0 0
T10 107731 4602 0 0
T11 323461 3680 0 0
T12 458993 5011 0 0
T13 477043 1953 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151467147 1249177 0 0
T7 800384 14515 0 0
T9 858549 1439 0 0
T10 107731 4602 0 0
T11 323461 3680 0 0
T12 458993 5011 0 0
T13 477043 1953 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151467147 1249177 0 0
T7 800384 14515 0 0
T9 858549 1439 0 0
T10 107731 4602 0 0
T11 323461 3680 0 0
T12 458993 5011 0 0
T13 477043 1953 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151467147 1249177 0 0
T7 800384 14515 0 0
T9 858549 1439 0 0
T10 107731 4602 0 0
T11 323461 3680 0 0
T12 458993 5011 0 0
T13 477043 1953 0 0
T14 0 16612 0 0
T22 0 3004 0 0
T29 38589 884 0 0
T30 499623 4162 0 0
T38 2104 0 0 0
T40 10793 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%