Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 16 | 72.73 | 
| Logical | 22 | 16 | 72.73 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
23131984 | 
0 | 
0 | 
| T2 | 
115008 | 
23972 | 
0 | 
0 | 
| T3 | 
14744 | 
13710 | 
0 | 
0 | 
| T4 | 
36504 | 
2416 | 
0 | 
0 | 
| T5 | 
5744 | 
490 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
152129 | 
0 | 
0 | 
| T9 | 
858549 | 
260586 | 
0 | 
0 | 
| T10 | 
107731 | 
218728 | 
0 | 
0 | 
| T11 | 
323461 | 
28490 | 
0 | 
0 | 
| T12 | 
458993 | 
13824 | 
0 | 
0 | 
| T13 | 
0 | 
23678 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
23131984 | 
0 | 
0 | 
| T2 | 
115008 | 
23972 | 
0 | 
0 | 
| T3 | 
14744 | 
13710 | 
0 | 
0 | 
| T4 | 
36504 | 
2416 | 
0 | 
0 | 
| T5 | 
5744 | 
490 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
152129 | 
0 | 
0 | 
| T9 | 
858549 | 
260586 | 
0 | 
0 | 
| T10 | 
107731 | 
218728 | 
0 | 
0 | 
| T11 | 
323461 | 
28490 | 
0 | 
0 | 
| T12 | 
458993 | 
13824 | 
0 | 
0 | 
| T13 | 
0 | 
23678 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 18 | 81.82 | 
| Logical | 22 | 18 | 81.82 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
24289082 | 
0 | 
0 | 
| T2 | 
115008 | 
25564 | 
0 | 
0 | 
| T3 | 
14744 | 
14472 | 
0 | 
0 | 
| T4 | 
36504 | 
2568 | 
0 | 
0 | 
| T5 | 
5744 | 
520 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
160312 | 
0 | 
0 | 
| T9 | 
858549 | 
273694 | 
0 | 
0 | 
| T10 | 
107731 | 
229225 | 
0 | 
0 | 
| T11 | 
323461 | 
29532 | 
0 | 
0 | 
| T12 | 
458993 | 
14366 | 
0 | 
0 | 
| T13 | 
0 | 
24543 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
24289082 | 
0 | 
0 | 
| T2 | 
115008 | 
25564 | 
0 | 
0 | 
| T3 | 
14744 | 
14472 | 
0 | 
0 | 
| T4 | 
36504 | 
2568 | 
0 | 
0 | 
| T5 | 
5744 | 
520 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
160312 | 
0 | 
0 | 
| T9 | 
858549 | 
273694 | 
0 | 
0 | 
| T10 | 
107731 | 
229225 | 
0 | 
0 | 
| T11 | 
323461 | 
29532 | 
0 | 
0 | 
| T12 | 
458993 | 
14366 | 
0 | 
0 | 
| T13 | 
0 | 
24543 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 12 | 85.71 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
121771417 | 
0 | 
0 | 
| T2 | 
115008 | 
114466 | 
0 | 
0 | 
| T3 | 
14744 | 
14744 | 
0 | 
0 | 
| T4 | 
36504 | 
36504 | 
0 | 
0 | 
| T5 | 
5744 | 
5744 | 
0 | 
0 | 
| T6 | 
360 | 
0 | 
0 | 
0 | 
| T7 | 
800384 | 
678460 | 
0 | 
0 | 
| T9 | 
858549 | 
855918 | 
0 | 
0 | 
| T10 | 
107731 | 
100367 | 
0 | 
0 | 
| T11 | 
323461 | 
190128 | 
0 | 
0 | 
| T12 | 
458993 | 
456429 | 
0 | 
0 | 
| T13 | 
0 | 
323096 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 17 | 77.27 | 
| Logical | 22 | 17 | 77.27 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T7,T10,T11 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T6,T7 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T6,T7 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T7,T10,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T6,T7 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T7,T10,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T7,T10,T11 | 
| 1 | 0 | 1 | Covered | T7,T10,T11 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T7,T10,T11 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T7,T10,T11 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T7,T10,T11 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T7,T10,T11 | 
| 1 | 0 | Covered | T7,T10,T11 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T10,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T6,T7 | 
| 0 | 
0 | 
Covered | 
T1,T6,T7 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T10,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
6257618 | 
0 | 
0 | 
| T7 | 
800384 | 
20130 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
7750 | 
0 | 
0 | 
| T11 | 
323461 | 
42844 | 
0 | 
0 | 
| T12 | 
458993 | 
0 | 
0 | 
0 | 
| T13 | 
477043 | 
15589 | 
0 | 
0 | 
| T14 | 
0 | 
66727 | 
0 | 
0 | 
| T22 | 
0 | 
3140 | 
0 | 
0 | 
| T25 | 
0 | 
60850 | 
0 | 
0 | 
| T27 | 
0 | 
18235 | 
0 | 
0 | 
| T29 | 
38589 | 
17043 | 
0 | 
0 | 
| T30 | 
499623 | 
22595 | 
0 | 
0 | 
| T38 | 
2104 | 
0 | 
0 | 
0 | 
| T40 | 
10793 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
28291455 | 
0 | 
0 | 
| T1 | 
69557 | 
64968 | 
0 | 
0 | 
| T2 | 
115008 | 
0 | 
0 | 
0 | 
| T3 | 
14744 | 
0 | 
0 | 
0 | 
| T4 | 
36504 | 
0 | 
0 | 
0 | 
| T5 | 
5744 | 
0 | 
0 | 
0 | 
| T6 | 
360 | 
360 | 
0 | 
0 | 
| T7 | 
800384 | 
116632 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
69840 | 
0 | 
0 | 
| T11 | 
323461 | 
125328 | 
0 | 
0 | 
| T13 | 
0 | 
150032 | 
0 | 
0 | 
| T14 | 
0 | 
171160 | 
0 | 
0 | 
| T22 | 
0 | 
25664 | 
0 | 
0 | 
| T29 | 
0 | 
37648 | 
0 | 
0 | 
| T30 | 
0 | 
61080 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
28291455 | 
0 | 
0 | 
| T1 | 
69557 | 
64968 | 
0 | 
0 | 
| T2 | 
115008 | 
0 | 
0 | 
0 | 
| T3 | 
14744 | 
0 | 
0 | 
0 | 
| T4 | 
36504 | 
0 | 
0 | 
0 | 
| T5 | 
5744 | 
0 | 
0 | 
0 | 
| T6 | 
360 | 
360 | 
0 | 
0 | 
| T7 | 
800384 | 
116632 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
69840 | 
0 | 
0 | 
| T11 | 
323461 | 
125328 | 
0 | 
0 | 
| T13 | 
0 | 
150032 | 
0 | 
0 | 
| T14 | 
0 | 
171160 | 
0 | 
0 | 
| T22 | 
0 | 
25664 | 
0 | 
0 | 
| T29 | 
0 | 
37648 | 
0 | 
0 | 
| T30 | 
0 | 
61080 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
28291455 | 
0 | 
0 | 
| T1 | 
69557 | 
64968 | 
0 | 
0 | 
| T2 | 
115008 | 
0 | 
0 | 
0 | 
| T3 | 
14744 | 
0 | 
0 | 
0 | 
| T4 | 
36504 | 
0 | 
0 | 
0 | 
| T5 | 
5744 | 
0 | 
0 | 
0 | 
| T6 | 
360 | 
360 | 
0 | 
0 | 
| T7 | 
800384 | 
116632 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
69840 | 
0 | 
0 | 
| T11 | 
323461 | 
125328 | 
0 | 
0 | 
| T13 | 
0 | 
150032 | 
0 | 
0 | 
| T14 | 
0 | 
171160 | 
0 | 
0 | 
| T22 | 
0 | 
25664 | 
0 | 
0 | 
| T29 | 
0 | 
37648 | 
0 | 
0 | 
| T30 | 
0 | 
61080 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
6257618 | 
0 | 
0 | 
| T7 | 
800384 | 
20130 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
7750 | 
0 | 
0 | 
| T11 | 
323461 | 
42844 | 
0 | 
0 | 
| T12 | 
458993 | 
0 | 
0 | 
0 | 
| T13 | 
477043 | 
15589 | 
0 | 
0 | 
| T14 | 
0 | 
66727 | 
0 | 
0 | 
| T22 | 
0 | 
3140 | 
0 | 
0 | 
| T25 | 
0 | 
60850 | 
0 | 
0 | 
| T27 | 
0 | 
18235 | 
0 | 
0 | 
| T29 | 
38589 | 
17043 | 
0 | 
0 | 
| T30 | 
499623 | 
22595 | 
0 | 
0 | 
| T38 | 
2104 | 
0 | 
0 | 
0 | 
| T40 | 
10793 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T6,T7 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T6,T7 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T7,T10,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T6,T7 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T7,T10,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T7,T10,T11 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T7,T10,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T7,T10,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T6,T7 | 
| 0 | 
0 | 
Covered | 
T1,T6,T7 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T10,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
201183 | 
0 | 
0 | 
| T7 | 
800384 | 
647 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
248 | 
0 | 
0 | 
| T11 | 
323461 | 
1371 | 
0 | 
0 | 
| T12 | 
458993 | 
0 | 
0 | 
0 | 
| T13 | 
477043 | 
499 | 
0 | 
0 | 
| T14 | 
0 | 
2141 | 
0 | 
0 | 
| T22 | 
0 | 
100 | 
0 | 
0 | 
| T25 | 
0 | 
1954 | 
0 | 
0 | 
| T27 | 
0 | 
583 | 
0 | 
0 | 
| T29 | 
38589 | 
550 | 
0 | 
0 | 
| T30 | 
499623 | 
723 | 
0 | 
0 | 
| T38 | 
2104 | 
0 | 
0 | 
0 | 
| T40 | 
10793 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
28291455 | 
0 | 
0 | 
| T1 | 
69557 | 
64968 | 
0 | 
0 | 
| T2 | 
115008 | 
0 | 
0 | 
0 | 
| T3 | 
14744 | 
0 | 
0 | 
0 | 
| T4 | 
36504 | 
0 | 
0 | 
0 | 
| T5 | 
5744 | 
0 | 
0 | 
0 | 
| T6 | 
360 | 
360 | 
0 | 
0 | 
| T7 | 
800384 | 
116632 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
69840 | 
0 | 
0 | 
| T11 | 
323461 | 
125328 | 
0 | 
0 | 
| T13 | 
0 | 
150032 | 
0 | 
0 | 
| T14 | 
0 | 
171160 | 
0 | 
0 | 
| T22 | 
0 | 
25664 | 
0 | 
0 | 
| T29 | 
0 | 
37648 | 
0 | 
0 | 
| T30 | 
0 | 
61080 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
28291455 | 
0 | 
0 | 
| T1 | 
69557 | 
64968 | 
0 | 
0 | 
| T2 | 
115008 | 
0 | 
0 | 
0 | 
| T3 | 
14744 | 
0 | 
0 | 
0 | 
| T4 | 
36504 | 
0 | 
0 | 
0 | 
| T5 | 
5744 | 
0 | 
0 | 
0 | 
| T6 | 
360 | 
360 | 
0 | 
0 | 
| T7 | 
800384 | 
116632 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
69840 | 
0 | 
0 | 
| T11 | 
323461 | 
125328 | 
0 | 
0 | 
| T13 | 
0 | 
150032 | 
0 | 
0 | 
| T14 | 
0 | 
171160 | 
0 | 
0 | 
| T22 | 
0 | 
25664 | 
0 | 
0 | 
| T29 | 
0 | 
37648 | 
0 | 
0 | 
| T30 | 
0 | 
61080 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
28291455 | 
0 | 
0 | 
| T1 | 
69557 | 
64968 | 
0 | 
0 | 
| T2 | 
115008 | 
0 | 
0 | 
0 | 
| T3 | 
14744 | 
0 | 
0 | 
0 | 
| T4 | 
36504 | 
0 | 
0 | 
0 | 
| T5 | 
5744 | 
0 | 
0 | 
0 | 
| T6 | 
360 | 
360 | 
0 | 
0 | 
| T7 | 
800384 | 
116632 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
69840 | 
0 | 
0 | 
| T11 | 
323461 | 
125328 | 
0 | 
0 | 
| T13 | 
0 | 
150032 | 
0 | 
0 | 
| T14 | 
0 | 
171160 | 
0 | 
0 | 
| T22 | 
0 | 
25664 | 
0 | 
0 | 
| T29 | 
0 | 
37648 | 
0 | 
0 | 
| T30 | 
0 | 
61080 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151467147 | 
201183 | 
0 | 
0 | 
| T7 | 
800384 | 
647 | 
0 | 
0 | 
| T9 | 
858549 | 
0 | 
0 | 
0 | 
| T10 | 
107731 | 
248 | 
0 | 
0 | 
| T11 | 
323461 | 
1371 | 
0 | 
0 | 
| T12 | 
458993 | 
0 | 
0 | 
0 | 
| T13 | 
477043 | 
499 | 
0 | 
0 | 
| T14 | 
0 | 
2141 | 
0 | 
0 | 
| T22 | 
0 | 
100 | 
0 | 
0 | 
| T25 | 
0 | 
1954 | 
0 | 
0 | 
| T27 | 
0 | 
583 | 
0 | 
0 | 
| T29 | 
38589 | 
550 | 
0 | 
0 | 
| T30 | 
499623 | 
723 | 
0 | 
0 | 
| T38 | 
2104 | 
0 | 
0 | 
0 | 
| T40 | 
10793 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
3185054 | 
0 | 
0 | 
| T2 | 
119002 | 
832 | 
0 | 
0 | 
| T3 | 
18467 | 
835 | 
0 | 
0 | 
| T4 | 
21925 | 
832 | 
0 | 
0 | 
| T5 | 
10133 | 
832 | 
0 | 
0 | 
| T6 | 
1832 | 
0 | 
0 | 
0 | 
| T7 | 
486067 | 
7488 | 
0 | 
0 | 
| T8 | 
1652 | 
0 | 
0 | 
0 | 
| T9 | 
693573 | 
17284 | 
0 | 
0 | 
| T10 | 
373619 | 
11648 | 
0 | 
0 | 
| T11 | 
162680 | 
4160 | 
0 | 
0 | 
| T12 | 
0 | 
23051 | 
0 | 
0 | 
| T13 | 
0 | 
13719 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
476655431 | 
0 | 
0 | 
| T1 | 
472295 | 
472195 | 
0 | 
0 | 
| T2 | 
119002 | 
118914 | 
0 | 
0 | 
| T3 | 
18467 | 
18405 | 
0 | 
0 | 
| T4 | 
21925 | 
21828 | 
0 | 
0 | 
| T5 | 
10133 | 
10042 | 
0 | 
0 | 
| T6 | 
1832 | 
1765 | 
0 | 
0 | 
| T7 | 
486067 | 
485982 | 
0 | 
0 | 
| T8 | 
1652 | 
1562 | 
0 | 
0 | 
| T9 | 
693573 | 
693566 | 
0 | 
0 | 
| T10 | 
373619 | 
373538 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
476655431 | 
0 | 
0 | 
| T1 | 
472295 | 
472195 | 
0 | 
0 | 
| T2 | 
119002 | 
118914 | 
0 | 
0 | 
| T3 | 
18467 | 
18405 | 
0 | 
0 | 
| T4 | 
21925 | 
21828 | 
0 | 
0 | 
| T5 | 
10133 | 
10042 | 
0 | 
0 | 
| T6 | 
1832 | 
1765 | 
0 | 
0 | 
| T7 | 
486067 | 
485982 | 
0 | 
0 | 
| T8 | 
1652 | 
1562 | 
0 | 
0 | 
| T9 | 
693573 | 
693566 | 
0 | 
0 | 
| T10 | 
373619 | 
373538 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
476655431 | 
0 | 
0 | 
| T1 | 
472295 | 
472195 | 
0 | 
0 | 
| T2 | 
119002 | 
118914 | 
0 | 
0 | 
| T3 | 
18467 | 
18405 | 
0 | 
0 | 
| T4 | 
21925 | 
21828 | 
0 | 
0 | 
| T5 | 
10133 | 
10042 | 
0 | 
0 | 
| T6 | 
1832 | 
1765 | 
0 | 
0 | 
| T7 | 
486067 | 
485982 | 
0 | 
0 | 
| T8 | 
1652 | 
1562 | 
0 | 
0 | 
| T9 | 
693573 | 
693566 | 
0 | 
0 | 
| T10 | 
373619 | 
373538 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
3185054 | 
0 | 
0 | 
| T2 | 
119002 | 
832 | 
0 | 
0 | 
| T3 | 
18467 | 
835 | 
0 | 
0 | 
| T4 | 
21925 | 
832 | 
0 | 
0 | 
| T5 | 
10133 | 
832 | 
0 | 
0 | 
| T6 | 
1832 | 
0 | 
0 | 
0 | 
| T7 | 
486067 | 
7488 | 
0 | 
0 | 
| T8 | 
1652 | 
0 | 
0 | 
0 | 
| T9 | 
693573 | 
17284 | 
0 | 
0 | 
| T10 | 
373619 | 
11648 | 
0 | 
0 | 
| T11 | 
162680 | 
4160 | 
0 | 
0 | 
| T12 | 
0 | 
23051 | 
0 | 
0 | 
| T13 | 
0 | 
13719 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 12 | 80.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
476655431 | 
0 | 
0 | 
| T1 | 
472295 | 
472195 | 
0 | 
0 | 
| T2 | 
119002 | 
118914 | 
0 | 
0 | 
| T3 | 
18467 | 
18405 | 
0 | 
0 | 
| T4 | 
21925 | 
21828 | 
0 | 
0 | 
| T5 | 
10133 | 
10042 | 
0 | 
0 | 
| T6 | 
1832 | 
1765 | 
0 | 
0 | 
| T7 | 
486067 | 
485982 | 
0 | 
0 | 
| T8 | 
1652 | 
1562 | 
0 | 
0 | 
| T9 | 
693573 | 
693566 | 
0 | 
0 | 
| T10 | 
373619 | 
373538 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
476655431 | 
0 | 
0 | 
| T1 | 
472295 | 
472195 | 
0 | 
0 | 
| T2 | 
119002 | 
118914 | 
0 | 
0 | 
| T3 | 
18467 | 
18405 | 
0 | 
0 | 
| T4 | 
21925 | 
21828 | 
0 | 
0 | 
| T5 | 
10133 | 
10042 | 
0 | 
0 | 
| T6 | 
1832 | 
1765 | 
0 | 
0 | 
| T7 | 
486067 | 
485982 | 
0 | 
0 | 
| T8 | 
1652 | 
1562 | 
0 | 
0 | 
| T9 | 
693573 | 
693566 | 
0 | 
0 | 
| T10 | 
373619 | 
373538 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
476655431 | 
0 | 
0 | 
| T1 | 
472295 | 
472195 | 
0 | 
0 | 
| T2 | 
119002 | 
118914 | 
0 | 
0 | 
| T3 | 
18467 | 
18405 | 
0 | 
0 | 
| T4 | 
21925 | 
21828 | 
0 | 
0 | 
| T5 | 
10133 | 
10042 | 
0 | 
0 | 
| T6 | 
1832 | 
1765 | 
0 | 
0 | 
| T7 | 
486067 | 
485982 | 
0 | 
0 | 
| T8 | 
1652 | 
1562 | 
0 | 
0 | 
| T9 | 
693573 | 
693566 | 
0 | 
0 | 
| T10 | 
373619 | 
373538 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
476742927 | 
0 | 
0 | 
0 |