Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
22222911 |
0 |
0 |
T1 |
118650 |
19010 |
0 |
0 |
T2 |
338923 |
72274 |
0 |
0 |
T3 |
41929 |
0 |
0 |
0 |
T4 |
1092 |
904 |
0 |
0 |
T5 |
47 |
16 |
0 |
0 |
T7 |
444919 |
10477 |
0 |
0 |
T8 |
407613 |
45160 |
0 |
0 |
T9 |
15751 |
14623 |
0 |
0 |
T10 |
21342 |
20526 |
0 |
0 |
T13 |
104593 |
51920 |
0 |
0 |
T14 |
0 |
9958 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
22222911 |
0 |
0 |
T1 |
118650 |
19010 |
0 |
0 |
T2 |
338923 |
72274 |
0 |
0 |
T3 |
41929 |
0 |
0 |
0 |
T4 |
1092 |
904 |
0 |
0 |
T5 |
47 |
16 |
0 |
0 |
T7 |
444919 |
10477 |
0 |
0 |
T8 |
407613 |
45160 |
0 |
0 |
T9 |
15751 |
14623 |
0 |
0 |
T10 |
21342 |
20526 |
0 |
0 |
T13 |
104593 |
51920 |
0 |
0 |
T14 |
0 |
9958 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
23355636 |
0 |
0 |
T1 |
118650 |
19612 |
0 |
0 |
T2 |
338923 |
76410 |
0 |
0 |
T3 |
41929 |
0 |
0 |
0 |
T4 |
1092 |
1028 |
0 |
0 |
T5 |
47 |
15 |
0 |
0 |
T7 |
444919 |
11055 |
0 |
0 |
T8 |
407613 |
46964 |
0 |
0 |
T9 |
15751 |
15442 |
0 |
0 |
T10 |
21342 |
21182 |
0 |
0 |
T13 |
104593 |
53640 |
0 |
0 |
T14 |
0 |
10272 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
23355636 |
0 |
0 |
T1 |
118650 |
19612 |
0 |
0 |
T2 |
338923 |
76410 |
0 |
0 |
T3 |
41929 |
0 |
0 |
0 |
T4 |
1092 |
1028 |
0 |
0 |
T5 |
47 |
15 |
0 |
0 |
T7 |
444919 |
11055 |
0 |
0 |
T8 |
407613 |
46964 |
0 |
0 |
T9 |
15751 |
15442 |
0 |
0 |
T10 |
21342 |
21182 |
0 |
0 |
T13 |
104593 |
53640 |
0 |
0 |
T14 |
0 |
10272 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
121560924 |
0 |
0 |
T1 |
118650 |
117310 |
0 |
0 |
T2 |
338923 |
338472 |
0 |
0 |
T3 |
41929 |
41200 |
0 |
0 |
T4 |
1092 |
1092 |
0 |
0 |
T5 |
47 |
47 |
0 |
0 |
T7 |
444919 |
175757 |
0 |
0 |
T8 |
407613 |
351198 |
0 |
0 |
T9 |
15751 |
15722 |
0 |
0 |
T10 |
21342 |
21342 |
0 |
0 |
T13 |
104593 |
104504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T25 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T25 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T25 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T27 |
1 | 0 | 1 | Covered | T7,T8,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T27 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T8,T27 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T27 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T27 |
1 | 0 | Covered | T7,T8,T27 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T27 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T25 |
0 |
0 |
Covered |
T7,T8,T25 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
6560873 |
0 |
0 |
T7 |
444919 |
62897 |
0 |
0 |
T8 |
407613 |
17297 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
0 |
0 |
0 |
T27 |
0 |
26493 |
0 |
0 |
T29 |
0 |
462 |
0 |
0 |
T30 |
0 |
45682 |
0 |
0 |
T31 |
0 |
539 |
0 |
0 |
T32 |
0 |
51053 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
T52 |
0 |
34092 |
0 |
0 |
T53 |
0 |
858 |
0 |
0 |
T54 |
0 |
315 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
30934709 |
0 |
0 |
T7 |
444919 |
262520 |
0 |
0 |
T8 |
407613 |
51616 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
104616 |
0 |
0 |
T26 |
0 |
720 |
0 |
0 |
T27 |
0 |
49160 |
0 |
0 |
T29 |
0 |
944 |
0 |
0 |
T30 |
0 |
92664 |
0 |
0 |
T31 |
0 |
2272 |
0 |
0 |
T32 |
0 |
601120 |
0 |
0 |
T33 |
0 |
936 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
30934709 |
0 |
0 |
T7 |
444919 |
262520 |
0 |
0 |
T8 |
407613 |
51616 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
104616 |
0 |
0 |
T26 |
0 |
720 |
0 |
0 |
T27 |
0 |
49160 |
0 |
0 |
T29 |
0 |
944 |
0 |
0 |
T30 |
0 |
92664 |
0 |
0 |
T31 |
0 |
2272 |
0 |
0 |
T32 |
0 |
601120 |
0 |
0 |
T33 |
0 |
936 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
30934709 |
0 |
0 |
T7 |
444919 |
262520 |
0 |
0 |
T8 |
407613 |
51616 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
104616 |
0 |
0 |
T26 |
0 |
720 |
0 |
0 |
T27 |
0 |
49160 |
0 |
0 |
T29 |
0 |
944 |
0 |
0 |
T30 |
0 |
92664 |
0 |
0 |
T31 |
0 |
2272 |
0 |
0 |
T32 |
0 |
601120 |
0 |
0 |
T33 |
0 |
936 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
6560873 |
0 |
0 |
T7 |
444919 |
62897 |
0 |
0 |
T8 |
407613 |
17297 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
0 |
0 |
0 |
T27 |
0 |
26493 |
0 |
0 |
T29 |
0 |
462 |
0 |
0 |
T30 |
0 |
45682 |
0 |
0 |
T31 |
0 |
539 |
0 |
0 |
T32 |
0 |
51053 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
T52 |
0 |
34092 |
0 |
0 |
T53 |
0 |
858 |
0 |
0 |
T54 |
0 |
315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T25 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T25 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T25 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T7,T8,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T7,T8,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T25 |
0 |
0 |
Covered |
T7,T8,T25 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
210892 |
0 |
0 |
T7 |
444919 |
2022 |
0 |
0 |
T8 |
407613 |
560 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
0 |
0 |
0 |
T27 |
0 |
852 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T30 |
0 |
1473 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T32 |
0 |
1646 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
T52 |
0 |
1093 |
0 |
0 |
T53 |
0 |
28 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
30934709 |
0 |
0 |
T7 |
444919 |
262520 |
0 |
0 |
T8 |
407613 |
51616 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
104616 |
0 |
0 |
T26 |
0 |
720 |
0 |
0 |
T27 |
0 |
49160 |
0 |
0 |
T29 |
0 |
944 |
0 |
0 |
T30 |
0 |
92664 |
0 |
0 |
T31 |
0 |
2272 |
0 |
0 |
T32 |
0 |
601120 |
0 |
0 |
T33 |
0 |
936 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
30934709 |
0 |
0 |
T7 |
444919 |
262520 |
0 |
0 |
T8 |
407613 |
51616 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
104616 |
0 |
0 |
T26 |
0 |
720 |
0 |
0 |
T27 |
0 |
49160 |
0 |
0 |
T29 |
0 |
944 |
0 |
0 |
T30 |
0 |
92664 |
0 |
0 |
T31 |
0 |
2272 |
0 |
0 |
T32 |
0 |
601120 |
0 |
0 |
T33 |
0 |
936 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
30934709 |
0 |
0 |
T7 |
444919 |
262520 |
0 |
0 |
T8 |
407613 |
51616 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
104616 |
0 |
0 |
T26 |
0 |
720 |
0 |
0 |
T27 |
0 |
49160 |
0 |
0 |
T29 |
0 |
944 |
0 |
0 |
T30 |
0 |
92664 |
0 |
0 |
T31 |
0 |
2272 |
0 |
0 |
T32 |
0 |
601120 |
0 |
0 |
T33 |
0 |
936 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153897063 |
210892 |
0 |
0 |
T7 |
444919 |
2022 |
0 |
0 |
T8 |
407613 |
560 |
0 |
0 |
T9 |
15751 |
0 |
0 |
0 |
T10 |
21342 |
0 |
0 |
0 |
T13 |
104593 |
0 |
0 |
0 |
T14 |
74156 |
0 |
0 |
0 |
T23 |
28448 |
0 |
0 |
0 |
T24 |
101974 |
0 |
0 |
0 |
T25 |
111087 |
0 |
0 |
0 |
T27 |
0 |
852 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T30 |
0 |
1473 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T32 |
0 |
1646 |
0 |
0 |
T51 |
10948 |
0 |
0 |
0 |
T52 |
0 |
1093 |
0 |
0 |
T53 |
0 |
28 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
3346431 |
0 |
0 |
T1 |
148123 |
8198 |
0 |
0 |
T2 |
272698 |
6296 |
0 |
0 |
T3 |
212067 |
832 |
0 |
0 |
T4 |
6676 |
834 |
0 |
0 |
T5 |
3302 |
836 |
0 |
0 |
T6 |
958 |
0 |
0 |
0 |
T7 |
467418 |
10496 |
0 |
0 |
T8 |
128571 |
23394 |
0 |
0 |
T9 |
66523 |
839 |
0 |
0 |
T10 |
67309 |
837 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
481463947 |
0 |
0 |
T1 |
148123 |
148026 |
0 |
0 |
T2 |
272698 |
272693 |
0 |
0 |
T3 |
212067 |
211990 |
0 |
0 |
T4 |
6676 |
6590 |
0 |
0 |
T5 |
3302 |
3242 |
0 |
0 |
T6 |
958 |
896 |
0 |
0 |
T7 |
467418 |
467251 |
0 |
0 |
T8 |
128571 |
128561 |
0 |
0 |
T9 |
66523 |
66469 |
0 |
0 |
T10 |
67309 |
67233 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
481463947 |
0 |
0 |
T1 |
148123 |
148026 |
0 |
0 |
T2 |
272698 |
272693 |
0 |
0 |
T3 |
212067 |
211990 |
0 |
0 |
T4 |
6676 |
6590 |
0 |
0 |
T5 |
3302 |
3242 |
0 |
0 |
T6 |
958 |
896 |
0 |
0 |
T7 |
467418 |
467251 |
0 |
0 |
T8 |
128571 |
128561 |
0 |
0 |
T9 |
66523 |
66469 |
0 |
0 |
T10 |
67309 |
67233 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
481463947 |
0 |
0 |
T1 |
148123 |
148026 |
0 |
0 |
T2 |
272698 |
272693 |
0 |
0 |
T3 |
212067 |
211990 |
0 |
0 |
T4 |
6676 |
6590 |
0 |
0 |
T5 |
3302 |
3242 |
0 |
0 |
T6 |
958 |
896 |
0 |
0 |
T7 |
467418 |
467251 |
0 |
0 |
T8 |
128571 |
128561 |
0 |
0 |
T9 |
66523 |
66469 |
0 |
0 |
T10 |
67309 |
67233 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
3346431 |
0 |
0 |
T1 |
148123 |
8198 |
0 |
0 |
T2 |
272698 |
6296 |
0 |
0 |
T3 |
212067 |
832 |
0 |
0 |
T4 |
6676 |
834 |
0 |
0 |
T5 |
3302 |
836 |
0 |
0 |
T6 |
958 |
0 |
0 |
0 |
T7 |
467418 |
10496 |
0 |
0 |
T8 |
128571 |
23394 |
0 |
0 |
T9 |
66523 |
839 |
0 |
0 |
T10 |
67309 |
837 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
481463947 |
0 |
0 |
T1 |
148123 |
148026 |
0 |
0 |
T2 |
272698 |
272693 |
0 |
0 |
T3 |
212067 |
211990 |
0 |
0 |
T4 |
6676 |
6590 |
0 |
0 |
T5 |
3302 |
3242 |
0 |
0 |
T6 |
958 |
896 |
0 |
0 |
T7 |
467418 |
467251 |
0 |
0 |
T8 |
128571 |
128561 |
0 |
0 |
T9 |
66523 |
66469 |
0 |
0 |
T10 |
67309 |
67233 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
481463947 |
0 |
0 |
T1 |
148123 |
148026 |
0 |
0 |
T2 |
272698 |
272693 |
0 |
0 |
T3 |
212067 |
211990 |
0 |
0 |
T4 |
6676 |
6590 |
0 |
0 |
T5 |
3302 |
3242 |
0 |
0 |
T6 |
958 |
896 |
0 |
0 |
T7 |
467418 |
467251 |
0 |
0 |
T8 |
128571 |
128561 |
0 |
0 |
T9 |
66523 |
66469 |
0 |
0 |
T10 |
67309 |
67233 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
481463947 |
0 |
0 |
T1 |
148123 |
148026 |
0 |
0 |
T2 |
272698 |
272693 |
0 |
0 |
T3 |
212067 |
211990 |
0 |
0 |
T4 |
6676 |
6590 |
0 |
0 |
T5 |
3302 |
3242 |
0 |
0 |
T6 |
958 |
896 |
0 |
0 |
T7 |
467418 |
467251 |
0 |
0 |
T8 |
128571 |
128561 |
0 |
0 |
T9 |
66523 |
66469 |
0 |
0 |
T10 |
67309 |
67233 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481547675 |
0 |
0 |
0 |