dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 484006169 2926457 0 0
DepthKnown_A 484006169 483872662 0 0
RvalidKnown_A 484006169 483872662 0 0
WreadyKnown_A 484006169 483872662 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 2926457 0 0
T1 148123 3327 0 0
T2 272698 4159 0 0
T3 212067 1663 0 0
T4 6676 1665 0 0
T5 3302 1667 0 0
T6 958 0 0 0
T7 467418 6659 0 0
T8 128571 12497 0 0
T9 66523 1668 0 0
T10 67309 1668 0 0
T13 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 484006169 3380740 0 0
DepthKnown_A 484006169 483872662 0 0
RvalidKnown_A 484006169 483872662 0 0
WreadyKnown_A 484006169 483872662 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 3380740 0 0
T1 148123 8198 0 0
T2 272698 6296 0 0
T3 212067 832 0 0
T4 6676 834 0 0
T5 3302 836 0 0
T6 958 0 0 0
T7 467418 10496 0 0
T8 128571 23394 0 0
T9 66523 839 0 0
T10 67309 837 0 0
T13 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 484006169 198505 0 0
DepthKnown_A 484006169 483872662 0 0
RvalidKnown_A 484006169 483872662 0 0
WreadyKnown_A 484006169 483872662 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 198505 0 0
T1 148123 188 0 0
T2 272698 320 0 0
T3 212067 0 0 0
T4 6676 0 0 0
T5 3302 0 0 0
T6 958 0 0 0
T7 467418 1114 0 0
T8 128571 808 0 0
T9 66523 0 0 0
T10 67309 0 0 0
T27 0 239 0 0
T29 0 4 0 0
T34 0 468 0 0
T38 0 352 0 0
T39 0 292 0 0
T40 0 184 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 484006169 473197 0 0
DepthKnown_A 484006169 483872662 0 0
RvalidKnown_A 484006169 483872662 0 0
WreadyKnown_A 484006169 483872662 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 473197 0 0
T1 148123 913 0 0
T2 272698 1027 0 0
T3 212067 0 0 0
T4 6676 0 0 0
T5 3302 0 0 0
T6 958 0 0 0
T7 467418 5097 0 0
T8 128571 3800 0 0
T9 66523 0 0 0
T10 67309 0 0 0
T27 0 239 0 0
T29 0 20 0 0
T34 0 1417 0 0
T38 0 1592 0 0
T39 0 1187 0 0
T40 0 184 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 484006169 6574709 0 0
DepthKnown_A 484006169 483872662 0 0
RvalidKnown_A 484006169 483872662 0 0
WreadyKnown_A 484006169 483872662 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 6574709 0 0
T1 148123 501 0 0
T2 272698 4021 0 0
T3 212067 5760 0 0
T4 6676 214 0 0
T5 3302 53 0 0
T6 958 4 0 0
T7 467418 12964 0 0
T8 128571 17509 0 0
T9 66523 2992 0 0
T10 67309 1547 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 484006169 13903960 0 0
DepthKnown_A 484006169 483872662 0 0
RvalidKnown_A 484006169 483872662 0 0
WreadyKnown_A 484006169 483872662 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 13903960 0 0
T1 148123 2175 0 0
T2 272698 11813 0 0
T3 212067 24983 0 0
T4 6676 908 0 0
T5 3302 249 0 0
T6 958 4 0 0
T7 467418 51846 0 0
T8 128571 69089 0 0
T9 66523 12891 0 0
T10 67309 6804 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484006169 483872662 0 0
T1 148123 148026 0 0
T2 272698 272693 0 0
T3 212067 211990 0 0
T4 6676 6590 0 0
T5 3302 3242 0 0
T6 958 896 0 0
T7 467418 467251 0 0
T8 128571 128561 0 0
T9 66523 66469 0 0
T10 67309 67233 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%