Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
22412096 |
0 |
0 |
T2 |
20096 |
18787 |
0 |
0 |
T3 |
47348 |
9446 |
0 |
0 |
T4 |
128525 |
145534 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
8368 |
0 |
0 |
T7 |
54119 |
18674 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
1998 |
0 |
0 |
T11 |
776150 |
138194 |
0 |
0 |
T29 |
0 |
145619 |
0 |
0 |
T36 |
0 |
13133 |
0 |
0 |
T37 |
0 |
12102 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
22412096 |
0 |
0 |
T2 |
20096 |
18787 |
0 |
0 |
T3 |
47348 |
9446 |
0 |
0 |
T4 |
128525 |
145534 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
8368 |
0 |
0 |
T7 |
54119 |
18674 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
1998 |
0 |
0 |
T11 |
776150 |
138194 |
0 |
0 |
T29 |
0 |
145619 |
0 |
0 |
T36 |
0 |
13133 |
0 |
0 |
T37 |
0 |
12102 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
23546967 |
0 |
0 |
T2 |
20096 |
19776 |
0 |
0 |
T3 |
47348 |
10564 |
0 |
0 |
T4 |
128525 |
154959 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
9036 |
0 |
0 |
T7 |
54119 |
19335 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
2058 |
0 |
0 |
T11 |
776150 |
145075 |
0 |
0 |
T29 |
0 |
151155 |
0 |
0 |
T36 |
0 |
14128 |
0 |
0 |
T37 |
0 |
12900 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
23546967 |
0 |
0 |
T2 |
20096 |
19776 |
0 |
0 |
T3 |
47348 |
10564 |
0 |
0 |
T4 |
128525 |
154959 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
9036 |
0 |
0 |
T7 |
54119 |
19335 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
2058 |
0 |
0 |
T11 |
776150 |
145075 |
0 |
0 |
T29 |
0 |
151155 |
0 |
0 |
T36 |
0 |
14128 |
0 |
0 |
T37 |
0 |
12900 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
120805497 |
0 |
0 |
T1 |
4208 |
4208 |
0 |
0 |
T2 |
20096 |
20096 |
0 |
0 |
T3 |
47348 |
47348 |
0 |
0 |
T4 |
128525 |
102681 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
56036 |
0 |
0 |
T7 |
54119 |
54119 |
0 |
0 |
T8 |
46848 |
46848 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
90826 |
0 |
0 |
T11 |
0 |
708741 |
0 |
0 |
T12 |
0 |
48 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T11,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T11,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T11,T26 |
1 | 0 | 1 | Covered | T4,T11,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T11,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T11,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T11,T26 |
1 | 0 | Covered | T4,T11,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T11,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T9 |
0 |
0 |
Covered |
T4,T5,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T11,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
5544671 |
0 |
0 |
T4 |
128525 |
77948 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
23929 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
44604 |
0 |
0 |
T26 |
0 |
32191 |
0 |
0 |
T27 |
0 |
462 |
0 |
0 |
T28 |
0 |
21049 |
0 |
0 |
T30 |
0 |
31239 |
0 |
0 |
T34 |
0 |
19779 |
0 |
0 |
T35 |
0 |
7154 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
T38 |
0 |
16664 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
28406973 |
0 |
0 |
T4 |
128525 |
246152 |
0 |
0 |
T5 |
1167 |
792 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
936 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
62840 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
465208 |
0 |
0 |
T24 |
0 |
66832 |
0 |
0 |
T25 |
0 |
648 |
0 |
0 |
T26 |
0 |
115624 |
0 |
0 |
T27 |
0 |
2920 |
0 |
0 |
T28 |
0 |
202176 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
28406973 |
0 |
0 |
T4 |
128525 |
246152 |
0 |
0 |
T5 |
1167 |
792 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
936 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
62840 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
465208 |
0 |
0 |
T24 |
0 |
66832 |
0 |
0 |
T25 |
0 |
648 |
0 |
0 |
T26 |
0 |
115624 |
0 |
0 |
T27 |
0 |
2920 |
0 |
0 |
T28 |
0 |
202176 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
28406973 |
0 |
0 |
T4 |
128525 |
246152 |
0 |
0 |
T5 |
1167 |
792 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
936 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
62840 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
465208 |
0 |
0 |
T24 |
0 |
66832 |
0 |
0 |
T25 |
0 |
648 |
0 |
0 |
T26 |
0 |
115624 |
0 |
0 |
T27 |
0 |
2920 |
0 |
0 |
T28 |
0 |
202176 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
5544671 |
0 |
0 |
T4 |
128525 |
77948 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
23929 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
44604 |
0 |
0 |
T26 |
0 |
32191 |
0 |
0 |
T27 |
0 |
462 |
0 |
0 |
T28 |
0 |
21049 |
0 |
0 |
T30 |
0 |
31239 |
0 |
0 |
T34 |
0 |
19779 |
0 |
0 |
T35 |
0 |
7154 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
T38 |
0 |
16664 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T11,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T26 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T11,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T11,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T9 |
0 |
0 |
Covered |
T4,T5,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T11,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
178243 |
0 |
0 |
T4 |
128525 |
2502 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
771 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
1437 |
0 |
0 |
T26 |
0 |
1034 |
0 |
0 |
T27 |
0 |
15 |
0 |
0 |
T28 |
0 |
673 |
0 |
0 |
T30 |
0 |
1006 |
0 |
0 |
T34 |
0 |
633 |
0 |
0 |
T35 |
0 |
233 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
T38 |
0 |
533 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
28406973 |
0 |
0 |
T4 |
128525 |
246152 |
0 |
0 |
T5 |
1167 |
792 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
936 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
62840 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
465208 |
0 |
0 |
T24 |
0 |
66832 |
0 |
0 |
T25 |
0 |
648 |
0 |
0 |
T26 |
0 |
115624 |
0 |
0 |
T27 |
0 |
2920 |
0 |
0 |
T28 |
0 |
202176 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
28406973 |
0 |
0 |
T4 |
128525 |
246152 |
0 |
0 |
T5 |
1167 |
792 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
936 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
62840 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
465208 |
0 |
0 |
T24 |
0 |
66832 |
0 |
0 |
T25 |
0 |
648 |
0 |
0 |
T26 |
0 |
115624 |
0 |
0 |
T27 |
0 |
2920 |
0 |
0 |
T28 |
0 |
202176 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
28406973 |
0 |
0 |
T4 |
128525 |
246152 |
0 |
0 |
T5 |
1167 |
792 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
936 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
62840 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
465208 |
0 |
0 |
T24 |
0 |
66832 |
0 |
0 |
T25 |
0 |
648 |
0 |
0 |
T26 |
0 |
115624 |
0 |
0 |
T27 |
0 |
2920 |
0 |
0 |
T28 |
0 |
202176 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150503477 |
178243 |
0 |
0 |
T4 |
128525 |
2502 |
0 |
0 |
T5 |
1167 |
0 |
0 |
0 |
T6 |
56036 |
0 |
0 |
0 |
T7 |
54119 |
0 |
0 |
0 |
T8 |
46848 |
0 |
0 |
0 |
T9 |
2066 |
0 |
0 |
0 |
T10 |
90940 |
0 |
0 |
0 |
T11 |
776150 |
771 |
0 |
0 |
T12 |
438 |
0 |
0 |
0 |
T13 |
0 |
1437 |
0 |
0 |
T26 |
0 |
1034 |
0 |
0 |
T27 |
0 |
15 |
0 |
0 |
T28 |
0 |
673 |
0 |
0 |
T30 |
0 |
1006 |
0 |
0 |
T34 |
0 |
633 |
0 |
0 |
T35 |
0 |
233 |
0 |
0 |
T37 |
83340 |
0 |
0 |
0 |
T38 |
0 |
533 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
3141673 |
0 |
0 |
T1 |
11634 |
832 |
0 |
0 |
T2 |
144198 |
832 |
0 |
0 |
T3 |
192814 |
832 |
0 |
0 |
T4 |
527246 |
26605 |
0 |
0 |
T5 |
8285 |
0 |
0 |
0 |
T6 |
26511 |
1344 |
0 |
0 |
T7 |
16778 |
1354 |
0 |
0 |
T8 |
238648 |
832 |
0 |
0 |
T9 |
7447 |
0 |
0 |
0 |
T10 |
374014 |
3726 |
0 |
0 |
T11 |
0 |
7488 |
0 |
0 |
T12 |
0 |
3634 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
456817672 |
0 |
0 |
T1 |
11634 |
11557 |
0 |
0 |
T2 |
144198 |
144147 |
0 |
0 |
T3 |
192814 |
192751 |
0 |
0 |
T4 |
527246 |
527233 |
0 |
0 |
T5 |
8285 |
8218 |
0 |
0 |
T6 |
26511 |
26431 |
0 |
0 |
T7 |
16778 |
16697 |
0 |
0 |
T8 |
238648 |
238577 |
0 |
0 |
T9 |
7447 |
7381 |
0 |
0 |
T10 |
374014 |
373955 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
456817672 |
0 |
0 |
T1 |
11634 |
11557 |
0 |
0 |
T2 |
144198 |
144147 |
0 |
0 |
T3 |
192814 |
192751 |
0 |
0 |
T4 |
527246 |
527233 |
0 |
0 |
T5 |
8285 |
8218 |
0 |
0 |
T6 |
26511 |
26431 |
0 |
0 |
T7 |
16778 |
16697 |
0 |
0 |
T8 |
238648 |
238577 |
0 |
0 |
T9 |
7447 |
7381 |
0 |
0 |
T10 |
374014 |
373955 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
456817672 |
0 |
0 |
T1 |
11634 |
11557 |
0 |
0 |
T2 |
144198 |
144147 |
0 |
0 |
T3 |
192814 |
192751 |
0 |
0 |
T4 |
527246 |
527233 |
0 |
0 |
T5 |
8285 |
8218 |
0 |
0 |
T6 |
26511 |
26431 |
0 |
0 |
T7 |
16778 |
16697 |
0 |
0 |
T8 |
238648 |
238577 |
0 |
0 |
T9 |
7447 |
7381 |
0 |
0 |
T10 |
374014 |
373955 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
3141673 |
0 |
0 |
T1 |
11634 |
832 |
0 |
0 |
T2 |
144198 |
832 |
0 |
0 |
T3 |
192814 |
832 |
0 |
0 |
T4 |
527246 |
26605 |
0 |
0 |
T5 |
8285 |
0 |
0 |
0 |
T6 |
26511 |
1344 |
0 |
0 |
T7 |
16778 |
1354 |
0 |
0 |
T8 |
238648 |
832 |
0 |
0 |
T9 |
7447 |
0 |
0 |
0 |
T10 |
374014 |
3726 |
0 |
0 |
T11 |
0 |
7488 |
0 |
0 |
T12 |
0 |
3634 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
456817672 |
0 |
0 |
T1 |
11634 |
11557 |
0 |
0 |
T2 |
144198 |
144147 |
0 |
0 |
T3 |
192814 |
192751 |
0 |
0 |
T4 |
527246 |
527233 |
0 |
0 |
T5 |
8285 |
8218 |
0 |
0 |
T6 |
26511 |
26431 |
0 |
0 |
T7 |
16778 |
16697 |
0 |
0 |
T8 |
238648 |
238577 |
0 |
0 |
T9 |
7447 |
7381 |
0 |
0 |
T10 |
374014 |
373955 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
456817672 |
0 |
0 |
T1 |
11634 |
11557 |
0 |
0 |
T2 |
144198 |
144147 |
0 |
0 |
T3 |
192814 |
192751 |
0 |
0 |
T4 |
527246 |
527233 |
0 |
0 |
T5 |
8285 |
8218 |
0 |
0 |
T6 |
26511 |
26431 |
0 |
0 |
T7 |
16778 |
16697 |
0 |
0 |
T8 |
238648 |
238577 |
0 |
0 |
T9 |
7447 |
7381 |
0 |
0 |
T10 |
374014 |
373955 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
456817672 |
0 |
0 |
T1 |
11634 |
11557 |
0 |
0 |
T2 |
144198 |
144147 |
0 |
0 |
T3 |
192814 |
192751 |
0 |
0 |
T4 |
527246 |
527233 |
0 |
0 |
T5 |
8285 |
8218 |
0 |
0 |
T6 |
26511 |
26431 |
0 |
0 |
T7 |
16778 |
16697 |
0 |
0 |
T8 |
238648 |
238577 |
0 |
0 |
T9 |
7447 |
7381 |
0 |
0 |
T10 |
374014 |
373955 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456906365 |
0 |
0 |
0 |