Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 633347551 3406336 0 0
gen_wmask[1].MaskCheckPortA_A 633347551 3406336 0 0
gen_wmask[2].MaskCheckPortA_A 633347551 3406336 0 0
gen_wmask[3].MaskCheckPortA_A 633347551 3406336 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 633347551 3406336 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 664158 1934 0 0
T8 101298 832 0 0
T9 79256 515 0 0
T10 397800 5100 0 0
T11 31208 832 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 633347551 3406336 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 664158 1934 0 0
T8 101298 832 0 0
T9 79256 515 0 0
T10 397800 5100 0 0
T11 31208 832 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 633347551 3406336 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 664158 1934 0 0
T8 101298 832 0 0
T9 79256 515 0 0
T10 397800 5100 0 0
T11 31208 832 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 633347551 3406336 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 664158 1934 0 0
T8 101298 832 0 0
T9 79256 515 0 0
T10 397800 5100 0 0
T11 31208 832 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 481299846 2137641 0 0
gen_wmask[1].MaskCheckPortA_A 481299846 2137641 0 0
gen_wmask[2].MaskCheckPortA_A 481299846 2137641 0 0
gen_wmask[3].MaskCheckPortA_A 481299846 2137641 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 481299846 2137641 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 533324 1236 0 0
T8 28600 832 0 0
T9 59930 274 0 0
T10 95211 2926 0 0
T11 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 481299846 2137641 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 533324 1236 0 0
T8 28600 832 0 0
T9 59930 274 0 0
T10 95211 2926 0 0
T11 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 481299846 2137641 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 533324 1236 0 0
T8 28600 832 0 0
T9 59930 274 0 0
T10 95211 2926 0 0
T11 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 481299846 2137641 0 0
T1 16017 832 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 832 0 0
T5 41022 832 0 0
T6 22518 2624 0 0
T7 533324 1236 0 0
T8 28600 832 0 0
T9 59930 274 0 0
T10 95211 2926 0 0
T11 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T7,T9,T10
0 Covered T1,T3,T4


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T7,T9,T10
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 152047705 1268695 0 0
gen_wmask[1].MaskCheckPortA_A 152047705 1268695 0 0
gen_wmask[2].MaskCheckPortA_A 152047705 1268695 0 0
gen_wmask[3].MaskCheckPortA_A 152047705 1268695 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152047705 1268695 0 0
T7 130834 698 0 0
T8 72698 0 0 0
T9 19326 241 0 0
T10 302589 2174 0 0
T11 31208 0 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152047705 1268695 0 0
T7 130834 698 0 0
T8 72698 0 0 0
T9 19326 241 0 0
T10 302589 2174 0 0
T11 31208 0 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152047705 1268695 0 0
T7 130834 698 0 0
T8 72698 0 0 0
T9 19326 241 0 0
T10 302589 2174 0 0
T11 31208 0 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152047705 1268695 0 0
T7 130834 698 0 0
T8 72698 0 0 0
T9 19326 241 0 0
T10 302589 2174 0 0
T11 31208 0 0 0
T12 193329 5918 0 0
T30 501122 2689 0 0
T31 339667 4429 0 0
T32 16392 591 0 0
T33 0 3296 0 0
T34 0 2290 0 0
T50 4468 0 0 0
T60 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%