Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
21446886 |
0 |
0 |
T1 |
13105 |
31 |
0 |
0 |
T3 |
17814 |
16688 |
0 |
0 |
T4 |
133321 |
64304 |
0 |
0 |
T5 |
12462 |
2550 |
0 |
0 |
T6 |
41077 |
36348 |
0 |
0 |
T7 |
130834 |
41713 |
0 |
0 |
T8 |
72698 |
914 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
45688 |
0 |
0 |
T11 |
31208 |
3732 |
0 |
0 |
T12 |
0 |
8173 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
21446886 |
0 |
0 |
T1 |
13105 |
31 |
0 |
0 |
T3 |
17814 |
16688 |
0 |
0 |
T4 |
133321 |
64304 |
0 |
0 |
T5 |
12462 |
2550 |
0 |
0 |
T6 |
41077 |
36348 |
0 |
0 |
T7 |
130834 |
41713 |
0 |
0 |
T8 |
72698 |
914 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
45688 |
0 |
0 |
T11 |
31208 |
3732 |
0 |
0 |
T12 |
0 |
8173 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
22536774 |
0 |
0 |
T1 |
13105 |
33 |
0 |
0 |
T3 |
17814 |
17542 |
0 |
0 |
T4 |
133321 |
67078 |
0 |
0 |
T5 |
12462 |
2822 |
0 |
0 |
T6 |
41077 |
38199 |
0 |
0 |
T7 |
130834 |
43096 |
0 |
0 |
T8 |
72698 |
1040 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
48766 |
0 |
0 |
T11 |
31208 |
4110 |
0 |
0 |
T12 |
0 |
8432 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
22536774 |
0 |
0 |
T1 |
13105 |
33 |
0 |
0 |
T3 |
17814 |
17542 |
0 |
0 |
T4 |
133321 |
67078 |
0 |
0 |
T5 |
12462 |
2822 |
0 |
0 |
T6 |
41077 |
38199 |
0 |
0 |
T7 |
130834 |
43096 |
0 |
0 |
T8 |
72698 |
1040 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
48766 |
0 |
0 |
T11 |
31208 |
4110 |
0 |
0 |
T12 |
0 |
8432 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
119712142 |
0 |
0 |
T1 |
13105 |
13105 |
0 |
0 |
T3 |
17814 |
17814 |
0 |
0 |
T4 |
133321 |
133044 |
0 |
0 |
T5 |
12462 |
12462 |
0 |
0 |
T6 |
41077 |
40583 |
0 |
0 |
T7 |
130834 |
98296 |
0 |
0 |
T8 |
72698 |
72698 |
0 |
0 |
T9 |
19326 |
0 |
0 |
0 |
T10 |
302589 |
157969 |
0 |
0 |
T11 |
31208 |
30788 |
0 |
0 |
T12 |
0 |
150938 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T9,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T9,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T9,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T9,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T9,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T9,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T9,T10 |
1 | 0 | 1 | Covered | T7,T9,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T9,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T9,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T9,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T9,T10 |
1 | 0 | Covered | T7,T9,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T9,T10 |
0 |
0 |
Covered |
T7,T9,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T10 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
6456272 |
0 |
0 |
T7 |
130834 |
12623 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
8635 |
0 |
0 |
T10 |
302589 |
13413 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
13185 |
0 |
0 |
T30 |
501122 |
34895 |
0 |
0 |
T31 |
339667 |
39216 |
0 |
0 |
T32 |
16392 |
6691 |
0 |
0 |
T33 |
0 |
31367 |
0 |
0 |
T34 |
0 |
33197 |
0 |
0 |
T41 |
0 |
28486 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
30858305 |
0 |
0 |
T7 |
130834 |
31608 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
18064 |
0 |
0 |
T10 |
302589 |
141576 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
39728 |
0 |
0 |
T30 |
501122 |
347496 |
0 |
0 |
T31 |
339667 |
89512 |
0 |
0 |
T32 |
16392 |
16392 |
0 |
0 |
T33 |
0 |
69680 |
0 |
0 |
T34 |
0 |
96504 |
0 |
0 |
T36 |
0 |
96928 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
30858305 |
0 |
0 |
T7 |
130834 |
31608 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
18064 |
0 |
0 |
T10 |
302589 |
141576 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
39728 |
0 |
0 |
T30 |
501122 |
347496 |
0 |
0 |
T31 |
339667 |
89512 |
0 |
0 |
T32 |
16392 |
16392 |
0 |
0 |
T33 |
0 |
69680 |
0 |
0 |
T34 |
0 |
96504 |
0 |
0 |
T36 |
0 |
96928 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
30858305 |
0 |
0 |
T7 |
130834 |
31608 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
18064 |
0 |
0 |
T10 |
302589 |
141576 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
39728 |
0 |
0 |
T30 |
501122 |
347496 |
0 |
0 |
T31 |
339667 |
89512 |
0 |
0 |
T32 |
16392 |
16392 |
0 |
0 |
T33 |
0 |
69680 |
0 |
0 |
T34 |
0 |
96504 |
0 |
0 |
T36 |
0 |
96928 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
6456272 |
0 |
0 |
T7 |
130834 |
12623 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
8635 |
0 |
0 |
T10 |
302589 |
13413 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
13185 |
0 |
0 |
T30 |
501122 |
34895 |
0 |
0 |
T31 |
339667 |
39216 |
0 |
0 |
T32 |
16392 |
6691 |
0 |
0 |
T33 |
0 |
31367 |
0 |
0 |
T34 |
0 |
33197 |
0 |
0 |
T41 |
0 |
28486 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T9,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T9,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T9,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T9,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T9,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T9,T10 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T7,T9,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T7,T9,T10 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T9,T10 |
0 |
0 |
Covered |
T7,T9,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T10 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
207593 |
0 |
0 |
T7 |
130834 |
404 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
274 |
0 |
0 |
T10 |
302589 |
430 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
423 |
0 |
0 |
T30 |
501122 |
1123 |
0 |
0 |
T31 |
339667 |
1260 |
0 |
0 |
T32 |
16392 |
216 |
0 |
0 |
T33 |
0 |
1016 |
0 |
0 |
T34 |
0 |
1074 |
0 |
0 |
T41 |
0 |
918 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
30858305 |
0 |
0 |
T7 |
130834 |
31608 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
18064 |
0 |
0 |
T10 |
302589 |
141576 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
39728 |
0 |
0 |
T30 |
501122 |
347496 |
0 |
0 |
T31 |
339667 |
89512 |
0 |
0 |
T32 |
16392 |
16392 |
0 |
0 |
T33 |
0 |
69680 |
0 |
0 |
T34 |
0 |
96504 |
0 |
0 |
T36 |
0 |
96928 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
30858305 |
0 |
0 |
T7 |
130834 |
31608 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
18064 |
0 |
0 |
T10 |
302589 |
141576 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
39728 |
0 |
0 |
T30 |
501122 |
347496 |
0 |
0 |
T31 |
339667 |
89512 |
0 |
0 |
T32 |
16392 |
16392 |
0 |
0 |
T33 |
0 |
69680 |
0 |
0 |
T34 |
0 |
96504 |
0 |
0 |
T36 |
0 |
96928 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
30858305 |
0 |
0 |
T7 |
130834 |
31608 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
18064 |
0 |
0 |
T10 |
302589 |
141576 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
39728 |
0 |
0 |
T30 |
501122 |
347496 |
0 |
0 |
T31 |
339667 |
89512 |
0 |
0 |
T32 |
16392 |
16392 |
0 |
0 |
T33 |
0 |
69680 |
0 |
0 |
T34 |
0 |
96504 |
0 |
0 |
T36 |
0 |
96928 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152047705 |
207593 |
0 |
0 |
T7 |
130834 |
404 |
0 |
0 |
T8 |
72698 |
0 |
0 |
0 |
T9 |
19326 |
274 |
0 |
0 |
T10 |
302589 |
430 |
0 |
0 |
T11 |
31208 |
0 |
0 |
0 |
T12 |
193329 |
423 |
0 |
0 |
T30 |
501122 |
1123 |
0 |
0 |
T31 |
339667 |
1260 |
0 |
0 |
T32 |
16392 |
216 |
0 |
0 |
T33 |
0 |
1016 |
0 |
0 |
T34 |
0 |
1074 |
0 |
0 |
T41 |
0 |
918 |
0 |
0 |
T50 |
4468 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
3157165 |
0 |
0 |
T1 |
16017 |
835 |
0 |
0 |
T2 |
1383 |
0 |
0 |
0 |
T3 |
127523 |
832 |
0 |
0 |
T4 |
805838 |
836 |
0 |
0 |
T5 |
41022 |
840 |
0 |
0 |
T6 |
22518 |
2644 |
0 |
0 |
T7 |
533324 |
832 |
0 |
0 |
T8 |
28600 |
3773 |
0 |
0 |
T9 |
59930 |
0 |
0 |
0 |
T10 |
95211 |
2496 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
5484 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
481213118 |
0 |
0 |
T1 |
16017 |
15945 |
0 |
0 |
T2 |
1383 |
1294 |
0 |
0 |
T3 |
127523 |
127452 |
0 |
0 |
T4 |
805838 |
805750 |
0 |
0 |
T5 |
41022 |
40961 |
0 |
0 |
T6 |
22518 |
22457 |
0 |
0 |
T7 |
533324 |
533269 |
0 |
0 |
T8 |
28600 |
28533 |
0 |
0 |
T9 |
59930 |
59879 |
0 |
0 |
T10 |
95211 |
95126 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
481213118 |
0 |
0 |
T1 |
16017 |
15945 |
0 |
0 |
T2 |
1383 |
1294 |
0 |
0 |
T3 |
127523 |
127452 |
0 |
0 |
T4 |
805838 |
805750 |
0 |
0 |
T5 |
41022 |
40961 |
0 |
0 |
T6 |
22518 |
22457 |
0 |
0 |
T7 |
533324 |
533269 |
0 |
0 |
T8 |
28600 |
28533 |
0 |
0 |
T9 |
59930 |
59879 |
0 |
0 |
T10 |
95211 |
95126 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
481213118 |
0 |
0 |
T1 |
16017 |
15945 |
0 |
0 |
T2 |
1383 |
1294 |
0 |
0 |
T3 |
127523 |
127452 |
0 |
0 |
T4 |
805838 |
805750 |
0 |
0 |
T5 |
41022 |
40961 |
0 |
0 |
T6 |
22518 |
22457 |
0 |
0 |
T7 |
533324 |
533269 |
0 |
0 |
T8 |
28600 |
28533 |
0 |
0 |
T9 |
59930 |
59879 |
0 |
0 |
T10 |
95211 |
95126 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
3157165 |
0 |
0 |
T1 |
16017 |
835 |
0 |
0 |
T2 |
1383 |
0 |
0 |
0 |
T3 |
127523 |
832 |
0 |
0 |
T4 |
805838 |
836 |
0 |
0 |
T5 |
41022 |
840 |
0 |
0 |
T6 |
22518 |
2644 |
0 |
0 |
T7 |
533324 |
832 |
0 |
0 |
T8 |
28600 |
3773 |
0 |
0 |
T9 |
59930 |
0 |
0 |
0 |
T10 |
95211 |
2496 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
5484 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
481213118 |
0 |
0 |
T1 |
16017 |
15945 |
0 |
0 |
T2 |
1383 |
1294 |
0 |
0 |
T3 |
127523 |
127452 |
0 |
0 |
T4 |
805838 |
805750 |
0 |
0 |
T5 |
41022 |
40961 |
0 |
0 |
T6 |
22518 |
22457 |
0 |
0 |
T7 |
533324 |
533269 |
0 |
0 |
T8 |
28600 |
28533 |
0 |
0 |
T9 |
59930 |
59879 |
0 |
0 |
T10 |
95211 |
95126 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
481213118 |
0 |
0 |
T1 |
16017 |
15945 |
0 |
0 |
T2 |
1383 |
1294 |
0 |
0 |
T3 |
127523 |
127452 |
0 |
0 |
T4 |
805838 |
805750 |
0 |
0 |
T5 |
41022 |
40961 |
0 |
0 |
T6 |
22518 |
22457 |
0 |
0 |
T7 |
533324 |
533269 |
0 |
0 |
T8 |
28600 |
28533 |
0 |
0 |
T9 |
59930 |
59879 |
0 |
0 |
T10 |
95211 |
95126 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
481213118 |
0 |
0 |
T1 |
16017 |
15945 |
0 |
0 |
T2 |
1383 |
1294 |
0 |
0 |
T3 |
127523 |
127452 |
0 |
0 |
T4 |
805838 |
805750 |
0 |
0 |
T5 |
41022 |
40961 |
0 |
0 |
T6 |
22518 |
22457 |
0 |
0 |
T7 |
533324 |
533269 |
0 |
0 |
T8 |
28600 |
28533 |
0 |
0 |
T9 |
59930 |
59879 |
0 |
0 |
T10 |
95211 |
95126 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481299846 |
0 |
0 |
0 |