dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 483896972 2963812 0 0
DepthKnown_A 483896972 483759125 0 0
RvalidKnown_A 483896972 483759125 0 0
WreadyKnown_A 483896972 483759125 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 2963812 0 0
T1 16017 1666 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 1667 0 0
T5 41022 1670 0 0
T6 22518 5260 0 0
T7 533324 832 0 0
T8 28600 832 0 0
T9 59930 0 0 0
T10 95211 4989 0 0
T11 0 832 0 0
T12 0 3327 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 483896972 3183857 0 0
DepthKnown_A 483896972 483759125 0 0
RvalidKnown_A 483896972 483759125 0 0
WreadyKnown_A 483896972 483759125 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 3183857 0 0
T1 16017 835 0 0
T2 1383 0 0 0
T3 127523 832 0 0
T4 805838 836 0 0
T5 41022 840 0 0
T6 22518 2644 0 0
T7 533324 832 0 0
T8 28600 3773 0 0
T9 59930 0 0 0
T10 95211 2496 0 0
T11 0 832 0 0
T12 0 5484 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 483896972 199624 0 0
DepthKnown_A 483896972 483759125 0 0
RvalidKnown_A 483896972 483759125 0 0
WreadyKnown_A 483896972 483759125 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 199624 0 0
T7 533324 181 0 0
T8 28600 0 0 0
T9 59930 62 0 0
T10 95211 490 0 0
T11 68838 0 0 0
T12 412141 493 0 0
T30 140833 687 0 0
T31 206682 1057 0 0
T32 84321 150 0 0
T33 0 830 0 0
T34 0 589 0 0
T41 0 426 0 0
T42 1580 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 483896972 457532 0 0
DepthKnown_A 483896972 483759125 0 0
RvalidKnown_A 483896972 483759125 0 0
WreadyKnown_A 483896972 483759125 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 457532 0 0
T7 533324 181 0 0
T8 28600 0 0 0
T9 59930 291 0 0
T10 95211 486 0 0
T11 68838 0 0 0
T12 412141 1100 0 0
T30 140833 3114 0 0
T31 206682 1057 0 0
T32 84321 150 0 0
T33 0 830 0 0
T34 0 1994 0 0
T41 0 426 0 0
T42 1580 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 483896972 6427044 0 0
DepthKnown_A 483896972 483759125 0 0
RvalidKnown_A 483896972 483759125 0 0
WreadyKnown_A 483896972 483759125 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 6427044 0 0
T1 16017 58 0 0
T2 1383 2 0 0
T3 127523 3936 0 0
T4 805838 1260 0 0
T5 41022 1787 0 0
T6 22518 544 0 0
T7 533324 10652 0 0
T8 28600 64 0 0
T9 59930 1232 0 0
T10 95211 2830 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 483896972 13172325 0 0
DepthKnown_A 483896972 483759125 0 0
RvalidKnown_A 483896972 483759125 0 0
WreadyKnown_A 483896972 483759125 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 13172325 0 0
T1 16017 265 0 0
T2 1383 2 0 0
T3 127523 3936 0 0
T4 805838 5488 0 0
T5 41022 5396 0 0
T6 22518 2177 0 0
T7 533324 10480 0 0
T8 28600 288 0 0
T9 59930 5299 0 0
T10 95211 2799 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 483896972 483759125 0 0
T1 16017 15945 0 0
T2 1383 1294 0 0
T3 127523 127452 0 0
T4 805838 805750 0 0
T5 41022 40961 0 0
T6 22518 22457 0 0
T7 533324 533269 0 0
T8 28600 28533 0 0
T9 59930 59879 0 0
T10 95211 95126 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%