Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
25246282 |
0 |
0 |
T1 |
21090 |
5804 |
0 |
0 |
T2 |
4782 |
0 |
0 |
0 |
T3 |
100924 |
255212 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
9510 |
0 |
0 |
T7 |
761563 |
147497 |
0 |
0 |
T8 |
390702 |
38628 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
42 |
0 |
0 |
T13 |
0 |
119722 |
0 |
0 |
T33 |
0 |
11686 |
0 |
0 |
T35 |
0 |
86830 |
0 |
0 |
T36 |
0 |
6022 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
25246282 |
0 |
0 |
T1 |
21090 |
5804 |
0 |
0 |
T2 |
4782 |
0 |
0 |
0 |
T3 |
100924 |
255212 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
9510 |
0 |
0 |
T7 |
761563 |
147497 |
0 |
0 |
T8 |
390702 |
38628 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
42 |
0 |
0 |
T13 |
0 |
119722 |
0 |
0 |
T33 |
0 |
11686 |
0 |
0 |
T35 |
0 |
86830 |
0 |
0 |
T36 |
0 |
6022 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26539971 |
0 |
0 |
T1 |
21090 |
6306 |
0 |
0 |
T2 |
4782 |
0 |
0 |
0 |
T3 |
100924 |
268197 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
10398 |
0 |
0 |
T7 |
761563 |
156532 |
0 |
0 |
T8 |
390702 |
40641 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
40 |
0 |
0 |
T13 |
0 |
126485 |
0 |
0 |
T33 |
0 |
12545 |
0 |
0 |
T35 |
0 |
92310 |
0 |
0 |
T36 |
0 |
6204 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26539971 |
0 |
0 |
T1 |
21090 |
6306 |
0 |
0 |
T2 |
4782 |
0 |
0 |
0 |
T3 |
100924 |
268197 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
10398 |
0 |
0 |
T7 |
761563 |
156532 |
0 |
0 |
T8 |
390702 |
40641 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
40 |
0 |
0 |
T13 |
0 |
126485 |
0 |
0 |
T33 |
0 |
12545 |
0 |
0 |
T35 |
0 |
92310 |
0 |
0 |
T36 |
0 |
6204 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
132505720 |
0 |
0 |
T1 |
21090 |
21090 |
0 |
0 |
T2 |
4782 |
4336 |
0 |
0 |
T3 |
100924 |
846925 |
0 |
0 |
T4 |
160 |
160 |
0 |
0 |
T6 |
11125 |
10654 |
0 |
0 |
T7 |
761563 |
759235 |
0 |
0 |
T8 |
390702 |
252797 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
8272 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
0 |
104 |
0 |
0 |
T13 |
0 |
845868 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T23 |
1 | 0 | 1 | Covered | T3,T8,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T8,T23 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T23 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T23 |
1 | 0 | Covered | T3,T8,T23 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T8,T9 |
0 |
0 |
Covered |
T3,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
5799936 |
0 |
0 |
T3 |
100924 |
29466 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
47021 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
24145 |
0 |
0 |
T23 |
0 |
1384 |
0 |
0 |
T26 |
0 |
43821 |
0 |
0 |
T27 |
0 |
51798 |
0 |
0 |
T45 |
0 |
20557 |
0 |
0 |
T46 |
0 |
58116 |
0 |
0 |
T47 |
0 |
12916 |
0 |
0 |
T48 |
0 |
518 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26694953 |
0 |
0 |
T3 |
100924 |
153336 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
131056 |
0 |
0 |
T9 |
60897 |
59336 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
936 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
50608 |
0 |
0 |
T23 |
0 |
2208 |
0 |
0 |
T25 |
0 |
55304 |
0 |
0 |
T26 |
0 |
114824 |
0 |
0 |
T27 |
0 |
113480 |
0 |
0 |
T28 |
0 |
79872 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26694953 |
0 |
0 |
T3 |
100924 |
153336 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
131056 |
0 |
0 |
T9 |
60897 |
59336 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
936 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
50608 |
0 |
0 |
T23 |
0 |
2208 |
0 |
0 |
T25 |
0 |
55304 |
0 |
0 |
T26 |
0 |
114824 |
0 |
0 |
T27 |
0 |
113480 |
0 |
0 |
T28 |
0 |
79872 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26694953 |
0 |
0 |
T3 |
100924 |
153336 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
131056 |
0 |
0 |
T9 |
60897 |
59336 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
936 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
50608 |
0 |
0 |
T23 |
0 |
2208 |
0 |
0 |
T25 |
0 |
55304 |
0 |
0 |
T26 |
0 |
114824 |
0 |
0 |
T27 |
0 |
113480 |
0 |
0 |
T28 |
0 |
79872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
5799936 |
0 |
0 |
T3 |
100924 |
29466 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
47021 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
24145 |
0 |
0 |
T23 |
0 |
1384 |
0 |
0 |
T26 |
0 |
43821 |
0 |
0 |
T27 |
0 |
51798 |
0 |
0 |
T45 |
0 |
20557 |
0 |
0 |
T46 |
0 |
58116 |
0 |
0 |
T47 |
0 |
12916 |
0 |
0 |
T48 |
0 |
518 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T8,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T8,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T8,T9 |
0 |
0 |
Covered |
T3,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
186415 |
0 |
0 |
T3 |
100924 |
942 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
1504 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
777 |
0 |
0 |
T23 |
0 |
46 |
0 |
0 |
T26 |
0 |
1411 |
0 |
0 |
T27 |
0 |
1665 |
0 |
0 |
T45 |
0 |
660 |
0 |
0 |
T46 |
0 |
1867 |
0 |
0 |
T47 |
0 |
416 |
0 |
0 |
T48 |
0 |
17 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26694953 |
0 |
0 |
T3 |
100924 |
153336 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
131056 |
0 |
0 |
T9 |
60897 |
59336 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
936 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
50608 |
0 |
0 |
T23 |
0 |
2208 |
0 |
0 |
T25 |
0 |
55304 |
0 |
0 |
T26 |
0 |
114824 |
0 |
0 |
T27 |
0 |
113480 |
0 |
0 |
T28 |
0 |
79872 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26694953 |
0 |
0 |
T3 |
100924 |
153336 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
131056 |
0 |
0 |
T9 |
60897 |
59336 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
936 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
50608 |
0 |
0 |
T23 |
0 |
2208 |
0 |
0 |
T25 |
0 |
55304 |
0 |
0 |
T26 |
0 |
114824 |
0 |
0 |
T27 |
0 |
113480 |
0 |
0 |
T28 |
0 |
79872 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
26694953 |
0 |
0 |
T3 |
100924 |
153336 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
131056 |
0 |
0 |
T9 |
60897 |
59336 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
936 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
50608 |
0 |
0 |
T23 |
0 |
2208 |
0 |
0 |
T25 |
0 |
55304 |
0 |
0 |
T26 |
0 |
114824 |
0 |
0 |
T27 |
0 |
113480 |
0 |
0 |
T28 |
0 |
79872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160620105 |
186415 |
0 |
0 |
T3 |
100924 |
942 |
0 |
0 |
T4 |
160 |
0 |
0 |
0 |
T6 |
11125 |
0 |
0 |
0 |
T7 |
761563 |
0 |
0 |
0 |
T8 |
390702 |
1504 |
0 |
0 |
T9 |
60897 |
0 |
0 |
0 |
T10 |
8272 |
0 |
0 |
0 |
T11 |
1477 |
0 |
0 |
0 |
T12 |
104 |
0 |
0 |
0 |
T13 |
849778 |
0 |
0 |
0 |
T15 |
0 |
777 |
0 |
0 |
T23 |
0 |
46 |
0 |
0 |
T26 |
0 |
1411 |
0 |
0 |
T27 |
0 |
1665 |
0 |
0 |
T45 |
0 |
660 |
0 |
0 |
T46 |
0 |
1867 |
0 |
0 |
T47 |
0 |
416 |
0 |
0 |
T48 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
3283107 |
0 |
0 |
T1 |
67110 |
832 |
0 |
0 |
T2 |
8706 |
832 |
0 |
0 |
T3 |
106339 |
26875 |
0 |
0 |
T4 |
4070 |
832 |
0 |
0 |
T5 |
6535 |
0 |
0 |
0 |
T6 |
9490 |
832 |
0 |
0 |
T7 |
238202 |
10816 |
0 |
0 |
T8 |
793323 |
2496 |
0 |
0 |
T9 |
198341 |
0 |
0 |
0 |
T10 |
48537 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
10816 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
527530727 |
0 |
0 |
T1 |
67110 |
67037 |
0 |
0 |
T2 |
8706 |
8656 |
0 |
0 |
T3 |
106339 |
106331 |
0 |
0 |
T4 |
4070 |
3986 |
0 |
0 |
T5 |
6535 |
6318 |
0 |
0 |
T6 |
9490 |
9414 |
0 |
0 |
T7 |
238202 |
238197 |
0 |
0 |
T8 |
793323 |
793251 |
0 |
0 |
T9 |
198341 |
198256 |
0 |
0 |
T10 |
48537 |
48439 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
527530727 |
0 |
0 |
T1 |
67110 |
67037 |
0 |
0 |
T2 |
8706 |
8656 |
0 |
0 |
T3 |
106339 |
106331 |
0 |
0 |
T4 |
4070 |
3986 |
0 |
0 |
T5 |
6535 |
6318 |
0 |
0 |
T6 |
9490 |
9414 |
0 |
0 |
T7 |
238202 |
238197 |
0 |
0 |
T8 |
793323 |
793251 |
0 |
0 |
T9 |
198341 |
198256 |
0 |
0 |
T10 |
48537 |
48439 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
527530727 |
0 |
0 |
T1 |
67110 |
67037 |
0 |
0 |
T2 |
8706 |
8656 |
0 |
0 |
T3 |
106339 |
106331 |
0 |
0 |
T4 |
4070 |
3986 |
0 |
0 |
T5 |
6535 |
6318 |
0 |
0 |
T6 |
9490 |
9414 |
0 |
0 |
T7 |
238202 |
238197 |
0 |
0 |
T8 |
793323 |
793251 |
0 |
0 |
T9 |
198341 |
198256 |
0 |
0 |
T10 |
48537 |
48439 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
3283107 |
0 |
0 |
T1 |
67110 |
832 |
0 |
0 |
T2 |
8706 |
832 |
0 |
0 |
T3 |
106339 |
26875 |
0 |
0 |
T4 |
4070 |
832 |
0 |
0 |
T5 |
6535 |
0 |
0 |
0 |
T6 |
9490 |
832 |
0 |
0 |
T7 |
238202 |
10816 |
0 |
0 |
T8 |
793323 |
2496 |
0 |
0 |
T9 |
198341 |
0 |
0 |
0 |
T10 |
48537 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
10816 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
527530727 |
0 |
0 |
T1 |
67110 |
67037 |
0 |
0 |
T2 |
8706 |
8656 |
0 |
0 |
T3 |
106339 |
106331 |
0 |
0 |
T4 |
4070 |
3986 |
0 |
0 |
T5 |
6535 |
6318 |
0 |
0 |
T6 |
9490 |
9414 |
0 |
0 |
T7 |
238202 |
238197 |
0 |
0 |
T8 |
793323 |
793251 |
0 |
0 |
T9 |
198341 |
198256 |
0 |
0 |
T10 |
48537 |
48439 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
527530727 |
0 |
0 |
T1 |
67110 |
67037 |
0 |
0 |
T2 |
8706 |
8656 |
0 |
0 |
T3 |
106339 |
106331 |
0 |
0 |
T4 |
4070 |
3986 |
0 |
0 |
T5 |
6535 |
6318 |
0 |
0 |
T6 |
9490 |
9414 |
0 |
0 |
T7 |
238202 |
238197 |
0 |
0 |
T8 |
793323 |
793251 |
0 |
0 |
T9 |
198341 |
198256 |
0 |
0 |
T10 |
48537 |
48439 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
527530727 |
0 |
0 |
T1 |
67110 |
67037 |
0 |
0 |
T2 |
8706 |
8656 |
0 |
0 |
T3 |
106339 |
106331 |
0 |
0 |
T4 |
4070 |
3986 |
0 |
0 |
T5 |
6535 |
6318 |
0 |
0 |
T6 |
9490 |
9414 |
0 |
0 |
T7 |
238202 |
238197 |
0 |
0 |
T8 |
793323 |
793251 |
0 |
0 |
T9 |
198341 |
198256 |
0 |
0 |
T10 |
48537 |
48439 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527617256 |
0 |
0 |
0 |