Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
20956476 |
0 |
0 |
T1 |
224167 |
466562 |
0 |
0 |
T2 |
26196 |
48 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
16682 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
114 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T13 |
0 |
47031 |
0 |
0 |
T18 |
0 |
5324 |
0 |
0 |
T19 |
0 |
20691 |
0 |
0 |
T20 |
0 |
71897 |
0 |
0 |
T36 |
0 |
3489 |
0 |
0 |
T39 |
0 |
1103 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
20956476 |
0 |
0 |
T1 |
224167 |
466562 |
0 |
0 |
T2 |
26196 |
48 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
16682 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
114 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T13 |
0 |
47031 |
0 |
0 |
T18 |
0 |
5324 |
0 |
0 |
T19 |
0 |
20691 |
0 |
0 |
T20 |
0 |
71897 |
0 |
0 |
T36 |
0 |
3489 |
0 |
0 |
T39 |
0 |
1103 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
22051804 |
0 |
0 |
T1 |
224167 |
494590 |
0 |
0 |
T2 |
26196 |
46 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
17374 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
112 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T13 |
0 |
48849 |
0 |
0 |
T18 |
0 |
5606 |
0 |
0 |
T19 |
0 |
21577 |
0 |
0 |
T20 |
0 |
74477 |
0 |
0 |
T36 |
0 |
3664 |
0 |
0 |
T39 |
0 |
1136 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
22051804 |
0 |
0 |
T1 |
224167 |
494590 |
0 |
0 |
T2 |
26196 |
46 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
17374 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
112 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T13 |
0 |
48849 |
0 |
0 |
T18 |
0 |
5606 |
0 |
0 |
T19 |
0 |
21577 |
0 |
0 |
T20 |
0 |
74477 |
0 |
0 |
T36 |
0 |
3664 |
0 |
0 |
T39 |
0 |
1136 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
115929561 |
0 |
0 |
T1 |
224167 |
197956 |
0 |
0 |
T2 |
26196 |
26196 |
0 |
0 |
T3 |
80427 |
0 |
0 |
0 |
T6 |
80892 |
0 |
0 |
0 |
T7 |
482058 |
439979 |
0 |
0 |
T8 |
824 |
0 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
0 |
0 |
0 |
T11 |
15837 |
14870 |
0 |
0 |
T12 |
65554 |
65554 |
0 |
0 |
T13 |
0 |
371985 |
0 |
0 |
T14 |
0 |
6208 |
0 |
0 |
T16 |
0 |
24944 |
0 |
0 |
T18 |
0 |
139393 |
0 |
0 |
T19 |
0 |
21881 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
5311517 |
0 |
0 |
T1 |
224167 |
83926 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
28873 |
0 |
0 |
T6 |
80892 |
9350 |
0 |
0 |
T7 |
482058 |
18466 |
0 |
0 |
T8 |
824 |
541 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
53 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
44295 |
0 |
0 |
T24 |
0 |
15067 |
0 |
0 |
T25 |
0 |
1237 |
0 |
0 |
T49 |
0 |
51449 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
27687753 |
0 |
0 |
T1 |
224167 |
249192 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
75656 |
0 |
0 |
T6 |
80892 |
79832 |
0 |
0 |
T7 |
482058 |
38560 |
0 |
0 |
T8 |
824 |
824 |
0 |
0 |
T9 |
120290 |
112944 |
0 |
0 |
T10 |
336 |
208 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
376176 |
0 |
0 |
T24 |
0 |
34472 |
0 |
0 |
T25 |
0 |
2424 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
27687753 |
0 |
0 |
T1 |
224167 |
249192 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
75656 |
0 |
0 |
T6 |
80892 |
79832 |
0 |
0 |
T7 |
482058 |
38560 |
0 |
0 |
T8 |
824 |
824 |
0 |
0 |
T9 |
120290 |
112944 |
0 |
0 |
T10 |
336 |
208 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
376176 |
0 |
0 |
T24 |
0 |
34472 |
0 |
0 |
T25 |
0 |
2424 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
27687753 |
0 |
0 |
T1 |
224167 |
249192 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
75656 |
0 |
0 |
T6 |
80892 |
79832 |
0 |
0 |
T7 |
482058 |
38560 |
0 |
0 |
T8 |
824 |
824 |
0 |
0 |
T9 |
120290 |
112944 |
0 |
0 |
T10 |
336 |
208 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
376176 |
0 |
0 |
T24 |
0 |
34472 |
0 |
0 |
T25 |
0 |
2424 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
5311517 |
0 |
0 |
T1 |
224167 |
83926 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
28873 |
0 |
0 |
T6 |
80892 |
9350 |
0 |
0 |
T7 |
482058 |
18466 |
0 |
0 |
T8 |
824 |
541 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
53 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
44295 |
0 |
0 |
T24 |
0 |
15067 |
0 |
0 |
T25 |
0 |
1237 |
0 |
0 |
T49 |
0 |
51449 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
170792 |
0 |
0 |
T1 |
224167 |
2702 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
933 |
0 |
0 |
T6 |
80892 |
303 |
0 |
0 |
T7 |
482058 |
593 |
0 |
0 |
T8 |
824 |
17 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
2 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
1420 |
0 |
0 |
T24 |
0 |
482 |
0 |
0 |
T25 |
0 |
39 |
0 |
0 |
T49 |
0 |
1652 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
27687753 |
0 |
0 |
T1 |
224167 |
249192 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
75656 |
0 |
0 |
T6 |
80892 |
79832 |
0 |
0 |
T7 |
482058 |
38560 |
0 |
0 |
T8 |
824 |
824 |
0 |
0 |
T9 |
120290 |
112944 |
0 |
0 |
T10 |
336 |
208 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
376176 |
0 |
0 |
T24 |
0 |
34472 |
0 |
0 |
T25 |
0 |
2424 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
27687753 |
0 |
0 |
T1 |
224167 |
249192 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
75656 |
0 |
0 |
T6 |
80892 |
79832 |
0 |
0 |
T7 |
482058 |
38560 |
0 |
0 |
T8 |
824 |
824 |
0 |
0 |
T9 |
120290 |
112944 |
0 |
0 |
T10 |
336 |
208 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
376176 |
0 |
0 |
T24 |
0 |
34472 |
0 |
0 |
T25 |
0 |
2424 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
27687753 |
0 |
0 |
T1 |
224167 |
249192 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
75656 |
0 |
0 |
T6 |
80892 |
79832 |
0 |
0 |
T7 |
482058 |
38560 |
0 |
0 |
T8 |
824 |
824 |
0 |
0 |
T9 |
120290 |
112944 |
0 |
0 |
T10 |
336 |
208 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
376176 |
0 |
0 |
T24 |
0 |
34472 |
0 |
0 |
T25 |
0 |
2424 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144935009 |
170792 |
0 |
0 |
T1 |
224167 |
2702 |
0 |
0 |
T2 |
26196 |
0 |
0 |
0 |
T3 |
80427 |
933 |
0 |
0 |
T6 |
80892 |
303 |
0 |
0 |
T7 |
482058 |
593 |
0 |
0 |
T8 |
824 |
17 |
0 |
0 |
T9 |
120290 |
0 |
0 |
0 |
T10 |
336 |
2 |
0 |
0 |
T11 |
15837 |
0 |
0 |
0 |
T12 |
65554 |
0 |
0 |
0 |
T23 |
0 |
1420 |
0 |
0 |
T24 |
0 |
482 |
0 |
0 |
T25 |
0 |
39 |
0 |
0 |
T49 |
0 |
1652 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T7,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
2955647 |
0 |
0 |
T1 |
464413 |
60652 |
0 |
0 |
T2 |
81381 |
832 |
0 |
0 |
T3 |
660405 |
0 |
0 |
0 |
T4 |
1595 |
0 |
0 |
0 |
T5 |
1227 |
0 |
0 |
0 |
T6 |
40086 |
0 |
0 |
0 |
T7 |
295760 |
9984 |
0 |
0 |
T8 |
6930 |
0 |
0 |
0 |
T9 |
196379 |
0 |
0 |
0 |
T10 |
1343 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
12558 |
0 |
0 |
T14 |
0 |
3746 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T18 |
0 |
2496 |
0 |
0 |
T48 |
0 |
836 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
452973327 |
0 |
0 |
T1 |
464413 |
464388 |
0 |
0 |
T2 |
81381 |
81316 |
0 |
0 |
T3 |
660405 |
660322 |
0 |
0 |
T4 |
1595 |
1530 |
0 |
0 |
T5 |
1227 |
1138 |
0 |
0 |
T6 |
40086 |
40009 |
0 |
0 |
T7 |
295760 |
295752 |
0 |
0 |
T8 |
6930 |
6879 |
0 |
0 |
T9 |
196379 |
196329 |
0 |
0 |
T10 |
1343 |
1277 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
452973327 |
0 |
0 |
T1 |
464413 |
464388 |
0 |
0 |
T2 |
81381 |
81316 |
0 |
0 |
T3 |
660405 |
660322 |
0 |
0 |
T4 |
1595 |
1530 |
0 |
0 |
T5 |
1227 |
1138 |
0 |
0 |
T6 |
40086 |
40009 |
0 |
0 |
T7 |
295760 |
295752 |
0 |
0 |
T8 |
6930 |
6879 |
0 |
0 |
T9 |
196379 |
196329 |
0 |
0 |
T10 |
1343 |
1277 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
452973327 |
0 |
0 |
T1 |
464413 |
464388 |
0 |
0 |
T2 |
81381 |
81316 |
0 |
0 |
T3 |
660405 |
660322 |
0 |
0 |
T4 |
1595 |
1530 |
0 |
0 |
T5 |
1227 |
1138 |
0 |
0 |
T6 |
40086 |
40009 |
0 |
0 |
T7 |
295760 |
295752 |
0 |
0 |
T8 |
6930 |
6879 |
0 |
0 |
T9 |
196379 |
196329 |
0 |
0 |
T10 |
1343 |
1277 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
2955647 |
0 |
0 |
T1 |
464413 |
60652 |
0 |
0 |
T2 |
81381 |
832 |
0 |
0 |
T3 |
660405 |
0 |
0 |
0 |
T4 |
1595 |
0 |
0 |
0 |
T5 |
1227 |
0 |
0 |
0 |
T6 |
40086 |
0 |
0 |
0 |
T7 |
295760 |
9984 |
0 |
0 |
T8 |
6930 |
0 |
0 |
0 |
T9 |
196379 |
0 |
0 |
0 |
T10 |
1343 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
12558 |
0 |
0 |
T14 |
0 |
3746 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T18 |
0 |
2496 |
0 |
0 |
T48 |
0 |
836 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
452973327 |
0 |
0 |
T1 |
464413 |
464388 |
0 |
0 |
T2 |
81381 |
81316 |
0 |
0 |
T3 |
660405 |
660322 |
0 |
0 |
T4 |
1595 |
1530 |
0 |
0 |
T5 |
1227 |
1138 |
0 |
0 |
T6 |
40086 |
40009 |
0 |
0 |
T7 |
295760 |
295752 |
0 |
0 |
T8 |
6930 |
6879 |
0 |
0 |
T9 |
196379 |
196329 |
0 |
0 |
T10 |
1343 |
1277 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
452973327 |
0 |
0 |
T1 |
464413 |
464388 |
0 |
0 |
T2 |
81381 |
81316 |
0 |
0 |
T3 |
660405 |
660322 |
0 |
0 |
T4 |
1595 |
1530 |
0 |
0 |
T5 |
1227 |
1138 |
0 |
0 |
T6 |
40086 |
40009 |
0 |
0 |
T7 |
295760 |
295752 |
0 |
0 |
T8 |
6930 |
6879 |
0 |
0 |
T9 |
196379 |
196329 |
0 |
0 |
T10 |
1343 |
1277 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
452973327 |
0 |
0 |
T1 |
464413 |
464388 |
0 |
0 |
T2 |
81381 |
81316 |
0 |
0 |
T3 |
660405 |
660322 |
0 |
0 |
T4 |
1595 |
1530 |
0 |
0 |
T5 |
1227 |
1138 |
0 |
0 |
T6 |
40086 |
40009 |
0 |
0 |
T7 |
295760 |
295752 |
0 |
0 |
T8 |
6930 |
6879 |
0 |
0 |
T9 |
196379 |
196329 |
0 |
0 |
T10 |
1343 |
1277 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453060695 |
0 |
0 |
0 |