dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 455244826 2843624 0 0
DepthKnown_A 455244826 455111385 0 0
RvalidKnown_A 455244826 455111385 0 0
WreadyKnown_A 455244826 455111385 0 0
gen_passthru_fifo.paramCheckPass 1129 1129 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 2843624 0 0
T1 464413 39977 0 0
T2 81381 832 0 0
T3 660405 0 0 0
T4 1595 0 0 0
T5 1227 0 0 0
T6 40086 0 0 0
T7 295760 14139 0 0
T8 6930 0 0 0
T9 196379 0 0 0
T10 1343 0 0 0
T11 0 832 0 0
T12 0 1663 0 0
T13 0 16647 0 0
T14 0 832 0 0
T16 0 832 0 0
T18 0 2496 0 0
T48 0 1667 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1129 1129 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 455244826 2982259 0 0
DepthKnown_A 455244826 455111385 0 0
RvalidKnown_A 455244826 455111385 0 0
WreadyKnown_A 455244826 455111385 0 0
gen_passthru_fifo.paramCheckPass 1129 1129 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 2982259 0 0
T1 464413 60652 0 0
T2 81381 832 0 0
T3 660405 0 0 0
T4 1595 0 0 0
T5 1227 0 0 0
T6 40086 0 0 0
T7 295760 9984 0 0
T8 6930 0 0 0
T9 196379 0 0 0
T10 1343 0 0 0
T11 0 832 0 0
T12 0 832 0 0
T13 0 12558 0 0
T14 0 3746 0 0
T16 0 832 0 0
T18 0 2496 0 0
T48 0 836 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1129 1129 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 455244826 175915 0 0
DepthKnown_A 455244826 455111385 0 0
RvalidKnown_A 455244826 455111385 0 0
WreadyKnown_A 455244826 455111385 0 0
gen_passthru_fifo.paramCheckPass 1129 1129 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 175915 0 0
T1 464413 1721 0 0
T2 81381 0 0 0
T3 660405 537 0 0
T4 1595 0 0 0
T5 1227 0 0 0
T6 40086 190 0 0
T7 295760 995 0 0
T8 6930 2 0 0
T9 196379 0 0 0
T10 1343 0 0 0
T13 0 448 0 0
T18 0 64 0 0
T23 0 791 0 0
T24 0 300 0 0
T25 0 24 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1129 1129 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 455244826 368935 0 0
DepthKnown_A 455244826 455111385 0 0
RvalidKnown_A 455244826 455111385 0 0
WreadyKnown_A 455244826 455111385 0 0
gen_passthru_fifo.paramCheckPass 1129 1129 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 368935 0 0
T1 464413 7870 0 0
T2 81381 0 0 0
T3 660405 537 0 0
T4 1595 0 0 0
T5 1227 0 0 0
T6 40086 190 0 0
T7 295760 995 0 0
T8 6930 10 0 0
T9 196379 0 0 0
T10 1343 0 0 0
T13 0 1341 0 0
T18 0 64 0 0
T23 0 791 0 0
T24 0 1293 0 0
T25 0 24 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1129 1129 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 455244826 5647026 0 0
DepthKnown_A 455244826 455111385 0 0
RvalidKnown_A 455244826 455111385 0 0
WreadyKnown_A 455244826 455111385 0 0
gen_passthru_fifo.paramCheckPass 1129 1129 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 5647026 0 0
T1 464413 49796 0 0
T2 81381 60 0 0
T3 660405 10540 0 0
T4 1595 69 0 0
T5 1227 16 0 0
T6 40086 1311 0 0
T7 295760 30846 0 0
T8 6930 167 0 0
T9 196379 936 0 0
T10 1343 19 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1129 1129 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 455244826 11671253 0 0
DepthKnown_A 455244826 455111385 0 0
RvalidKnown_A 455244826 455111385 0 0
WreadyKnown_A 455244826 455111385 0 0
gen_passthru_fifo.paramCheckPass 1129 1129 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 11671253 0 0
T1 464413 198465 0 0
T2 81381 60 0 0
T3 660405 10483 0 0
T4 1595 182 0 0
T5 1227 16 0 0
T6 40086 1293 0 0
T7 295760 30663 0 0
T8 6930 783 0 0
T9 196379 936 0 0
T10 1343 75 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 455244826 455111385 0 0
T1 464413 464388 0 0
T2 81381 81316 0 0
T3 660405 660322 0 0
T4 1595 1530 0 0
T5 1227 1138 0 0
T6 40086 40009 0 0
T7 295760 295752 0 0
T8 6930 6879 0 0
T9 196379 196329 0 0
T10 1343 1277 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1129 1129 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%