Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
21286625 |
0 |
0 |
T2 |
443282 |
31157 |
0 |
0 |
T3 |
137553 |
8168 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
16223 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
9782 |
0 |
0 |
T10 |
771740 |
61866 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
31544 |
0 |
0 |
T13 |
66369 |
0 |
0 |
0 |
T14 |
0 |
11594 |
0 |
0 |
T16 |
0 |
3989 |
0 |
0 |
T17 |
0 |
32622 |
0 |
0 |
T39 |
0 |
60001 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
21286625 |
0 |
0 |
T2 |
443282 |
31157 |
0 |
0 |
T3 |
137553 |
8168 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
16223 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
9782 |
0 |
0 |
T10 |
771740 |
61866 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
31544 |
0 |
0 |
T13 |
66369 |
0 |
0 |
0 |
T14 |
0 |
11594 |
0 |
0 |
T16 |
0 |
3989 |
0 |
0 |
T17 |
0 |
32622 |
0 |
0 |
T39 |
0 |
60001 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
22372540 |
0 |
0 |
T2 |
443282 |
32576 |
0 |
0 |
T3 |
137553 |
8469 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
17067 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
10286 |
0 |
0 |
T10 |
771740 |
64271 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32558 |
0 |
0 |
T13 |
66369 |
0 |
0 |
0 |
T14 |
0 |
12336 |
0 |
0 |
T16 |
0 |
4113 |
0 |
0 |
T17 |
0 |
34679 |
0 |
0 |
T39 |
0 |
61920 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
22372540 |
0 |
0 |
T2 |
443282 |
32576 |
0 |
0 |
T3 |
137553 |
8469 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
17067 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
10286 |
0 |
0 |
T10 |
771740 |
64271 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32558 |
0 |
0 |
T13 |
66369 |
0 |
0 |
0 |
T14 |
0 |
12336 |
0 |
0 |
T16 |
0 |
4113 |
0 |
0 |
T17 |
0 |
34679 |
0 |
0 |
T39 |
0 |
61920 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
116666226 |
0 |
0 |
T2 |
443282 |
386532 |
0 |
0 |
T3 |
137553 |
137428 |
0 |
0 |
T4 |
5072 |
0 |
0 |
0 |
T6 |
433928 |
417975 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
22206 |
0 |
0 |
T10 |
771740 |
669141 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
32686 |
0 |
0 |
T13 |
66369 |
65868 |
0 |
0 |
T14 |
0 |
126416 |
0 |
0 |
T16 |
0 |
127407 |
0 |
0 |
T17 |
0 |
337126 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
6024277 |
0 |
0 |
T1 |
27126 |
6669 |
0 |
0 |
T2 |
443282 |
21427 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
3405 |
0 |
0 |
T6 |
433928 |
4954 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
14244 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T16 |
0 |
7963 |
0 |
0 |
T17 |
0 |
3138 |
0 |
0 |
T23 |
0 |
23816 |
0 |
0 |
T25 |
0 |
53148 |
0 |
0 |
T48 |
0 |
29112 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
28722354 |
0 |
0 |
T1 |
27126 |
26064 |
0 |
0 |
T2 |
443282 |
52192 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
5072 |
0 |
0 |
T6 |
433928 |
12424 |
0 |
0 |
T7 |
1388 |
576 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
95920 |
0 |
0 |
T11 |
110163 |
103128 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T23 |
0 |
66368 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
448488 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
28722354 |
0 |
0 |
T1 |
27126 |
26064 |
0 |
0 |
T2 |
443282 |
52192 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
5072 |
0 |
0 |
T6 |
433928 |
12424 |
0 |
0 |
T7 |
1388 |
576 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
95920 |
0 |
0 |
T11 |
110163 |
103128 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T23 |
0 |
66368 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
448488 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
28722354 |
0 |
0 |
T1 |
27126 |
26064 |
0 |
0 |
T2 |
443282 |
52192 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
5072 |
0 |
0 |
T6 |
433928 |
12424 |
0 |
0 |
T7 |
1388 |
576 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
95920 |
0 |
0 |
T11 |
110163 |
103128 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T23 |
0 |
66368 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
448488 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
6024277 |
0 |
0 |
T1 |
27126 |
6669 |
0 |
0 |
T2 |
443282 |
21427 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
3405 |
0 |
0 |
T6 |
433928 |
4954 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
14244 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T16 |
0 |
7963 |
0 |
0 |
T17 |
0 |
3138 |
0 |
0 |
T23 |
0 |
23816 |
0 |
0 |
T25 |
0 |
53148 |
0 |
0 |
T48 |
0 |
29112 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
193601 |
0 |
0 |
T1 |
27126 |
216 |
0 |
0 |
T2 |
443282 |
686 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
110 |
0 |
0 |
T6 |
433928 |
158 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
457 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T16 |
0 |
256 |
0 |
0 |
T17 |
0 |
101 |
0 |
0 |
T23 |
0 |
766 |
0 |
0 |
T25 |
0 |
1702 |
0 |
0 |
T48 |
0 |
936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
28722354 |
0 |
0 |
T1 |
27126 |
26064 |
0 |
0 |
T2 |
443282 |
52192 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
5072 |
0 |
0 |
T6 |
433928 |
12424 |
0 |
0 |
T7 |
1388 |
576 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
95920 |
0 |
0 |
T11 |
110163 |
103128 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T23 |
0 |
66368 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
448488 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
28722354 |
0 |
0 |
T1 |
27126 |
26064 |
0 |
0 |
T2 |
443282 |
52192 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
5072 |
0 |
0 |
T6 |
433928 |
12424 |
0 |
0 |
T7 |
1388 |
576 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
95920 |
0 |
0 |
T11 |
110163 |
103128 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T23 |
0 |
66368 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
448488 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
28722354 |
0 |
0 |
T1 |
27126 |
26064 |
0 |
0 |
T2 |
443282 |
52192 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
5072 |
0 |
0 |
T6 |
433928 |
12424 |
0 |
0 |
T7 |
1388 |
576 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
95920 |
0 |
0 |
T11 |
110163 |
103128 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T23 |
0 |
66368 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
448488 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146748842 |
193601 |
0 |
0 |
T1 |
27126 |
216 |
0 |
0 |
T2 |
443282 |
686 |
0 |
0 |
T3 |
137553 |
0 |
0 |
0 |
T4 |
5072 |
110 |
0 |
0 |
T6 |
433928 |
158 |
0 |
0 |
T7 |
1388 |
0 |
0 |
0 |
T8 |
22877 |
0 |
0 |
0 |
T10 |
771740 |
457 |
0 |
0 |
T11 |
110163 |
0 |
0 |
0 |
T12 |
32686 |
0 |
0 |
0 |
T16 |
0 |
256 |
0 |
0 |
T17 |
0 |
101 |
0 |
0 |
T23 |
0 |
766 |
0 |
0 |
T25 |
0 |
1702 |
0 |
0 |
T48 |
0 |
936 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
3197813 |
0 |
0 |
T2 |
269112 |
9152 |
0 |
0 |
T3 |
71449 |
3328 |
0 |
0 |
T4 |
6302 |
0 |
0 |
0 |
T5 |
4678 |
0 |
0 |
0 |
T6 |
350803 |
17875 |
0 |
0 |
T7 |
5303 |
0 |
0 |
0 |
T8 |
192812 |
3684 |
0 |
0 |
T9 |
914 |
0 |
0 |
0 |
T10 |
417089 |
14144 |
0 |
0 |
T11 |
332471 |
0 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T16 |
0 |
2496 |
0 |
0 |
T17 |
0 |
6855 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
436972663 |
0 |
0 |
T1 |
161848 |
161752 |
0 |
0 |
T2 |
269112 |
269106 |
0 |
0 |
T3 |
71449 |
71371 |
0 |
0 |
T4 |
6302 |
6227 |
0 |
0 |
T5 |
4678 |
3888 |
0 |
0 |
T6 |
350803 |
350798 |
0 |
0 |
T7 |
5303 |
5245 |
0 |
0 |
T8 |
192812 |
192716 |
0 |
0 |
T9 |
914 |
849 |
0 |
0 |
T10 |
417089 |
416904 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
436972663 |
0 |
0 |
T1 |
161848 |
161752 |
0 |
0 |
T2 |
269112 |
269106 |
0 |
0 |
T3 |
71449 |
71371 |
0 |
0 |
T4 |
6302 |
6227 |
0 |
0 |
T5 |
4678 |
3888 |
0 |
0 |
T6 |
350803 |
350798 |
0 |
0 |
T7 |
5303 |
5245 |
0 |
0 |
T8 |
192812 |
192716 |
0 |
0 |
T9 |
914 |
849 |
0 |
0 |
T10 |
417089 |
416904 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
436972663 |
0 |
0 |
T1 |
161848 |
161752 |
0 |
0 |
T2 |
269112 |
269106 |
0 |
0 |
T3 |
71449 |
71371 |
0 |
0 |
T4 |
6302 |
6227 |
0 |
0 |
T5 |
4678 |
3888 |
0 |
0 |
T6 |
350803 |
350798 |
0 |
0 |
T7 |
5303 |
5245 |
0 |
0 |
T8 |
192812 |
192716 |
0 |
0 |
T9 |
914 |
849 |
0 |
0 |
T10 |
417089 |
416904 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
3197813 |
0 |
0 |
T2 |
269112 |
9152 |
0 |
0 |
T3 |
71449 |
3328 |
0 |
0 |
T4 |
6302 |
0 |
0 |
0 |
T5 |
4678 |
0 |
0 |
0 |
T6 |
350803 |
17875 |
0 |
0 |
T7 |
5303 |
0 |
0 |
0 |
T8 |
192812 |
3684 |
0 |
0 |
T9 |
914 |
0 |
0 |
0 |
T10 |
417089 |
14144 |
0 |
0 |
T11 |
332471 |
0 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T16 |
0 |
2496 |
0 |
0 |
T17 |
0 |
6855 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
436972663 |
0 |
0 |
T1 |
161848 |
161752 |
0 |
0 |
T2 |
269112 |
269106 |
0 |
0 |
T3 |
71449 |
71371 |
0 |
0 |
T4 |
6302 |
6227 |
0 |
0 |
T5 |
4678 |
3888 |
0 |
0 |
T6 |
350803 |
350798 |
0 |
0 |
T7 |
5303 |
5245 |
0 |
0 |
T8 |
192812 |
192716 |
0 |
0 |
T9 |
914 |
849 |
0 |
0 |
T10 |
417089 |
416904 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
436972663 |
0 |
0 |
T1 |
161848 |
161752 |
0 |
0 |
T2 |
269112 |
269106 |
0 |
0 |
T3 |
71449 |
71371 |
0 |
0 |
T4 |
6302 |
6227 |
0 |
0 |
T5 |
4678 |
3888 |
0 |
0 |
T6 |
350803 |
350798 |
0 |
0 |
T7 |
5303 |
5245 |
0 |
0 |
T8 |
192812 |
192716 |
0 |
0 |
T9 |
914 |
849 |
0 |
0 |
T10 |
417089 |
416904 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
436972663 |
0 |
0 |
T1 |
161848 |
161752 |
0 |
0 |
T2 |
269112 |
269106 |
0 |
0 |
T3 |
71449 |
71371 |
0 |
0 |
T4 |
6302 |
6227 |
0 |
0 |
T5 |
4678 |
3888 |
0 |
0 |
T6 |
350803 |
350798 |
0 |
0 |
T7 |
5303 |
5245 |
0 |
0 |
T8 |
192812 |
192716 |
0 |
0 |
T9 |
914 |
849 |
0 |
0 |
T10 |
417089 |
416904 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437055656 |
0 |
0 |
0 |