Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 16 | 72.73 | 
| Logical | 22 | 16 | 72.73 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
22682661 | 
0 | 
0 | 
| T1 | 
41408 | 
3644 | 
0 | 
0 | 
| T2 | 
459912 | 
74206 | 
0 | 
0 | 
| T3 | 
154563 | 
222375 | 
0 | 
0 | 
| T4 | 
20483 | 
19199 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
138025 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
94665 | 
0 | 
0 | 
| T9 | 
11490 | 
3786 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
384925 | 
0 | 
0 | 
| T35 | 
0 | 
3976 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
22682661 | 
0 | 
0 | 
| T1 | 
41408 | 
3644 | 
0 | 
0 | 
| T2 | 
459912 | 
74206 | 
0 | 
0 | 
| T3 | 
154563 | 
222375 | 
0 | 
0 | 
| T4 | 
20483 | 
19199 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
138025 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
94665 | 
0 | 
0 | 
| T9 | 
11490 | 
3786 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
384925 | 
0 | 
0 | 
| T35 | 
0 | 
3976 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 18 | 81.82 | 
| Logical | 22 | 18 | 81.82 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
23839281 | 
0 | 
0 | 
| T1 | 
41408 | 
4144 | 
0 | 
0 | 
| T2 | 
459912 | 
77115 | 
0 | 
0 | 
| T3 | 
154563 | 
232481 | 
0 | 
0 | 
| T4 | 
20483 | 
20075 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
145801 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
99132 | 
0 | 
0 | 
| T9 | 
11490 | 
4160 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
404316 | 
0 | 
0 | 
| T35 | 
0 | 
4100 | 
0 | 
0 | 
| T36 | 
0 | 
584 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
23839281 | 
0 | 
0 | 
| T1 | 
41408 | 
4144 | 
0 | 
0 | 
| T2 | 
459912 | 
77115 | 
0 | 
0 | 
| T3 | 
154563 | 
232481 | 
0 | 
0 | 
| T4 | 
20483 | 
20075 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
145801 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
99132 | 
0 | 
0 | 
| T9 | 
11490 | 
4160 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
404316 | 
0 | 
0 | 
| T35 | 
0 | 
4100 | 
0 | 
0 | 
| T36 | 
0 | 
584 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 12 | 85.71 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
122250342 | 
0 | 
0 | 
| T1 | 
41408 | 
41408 | 
0 | 
0 | 
| T2 | 
459912 | 
457736 | 
0 | 
0 | 
| T3 | 
154563 | 
110824 | 
0 | 
0 | 
| T4 | 
20483 | 
20483 | 
0 | 
0 | 
| T5 | 
60527 | 
0 | 
0 | 
0 | 
| T6 | 
916392 | 
912692 | 
0 | 
0 | 
| T7 | 
199386 | 
198512 | 
0 | 
0 | 
| T8 | 
348288 | 
347276 | 
0 | 
0 | 
| T9 | 
11490 | 
11490 | 
0 | 
0 | 
| T10 | 
2405 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
182065 | 
0 | 
0 | 
| T13 | 
0 | 
181152 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 17 | 77.27 | 
| Logical | 22 | 17 | 77.27 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T5,T10 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T5,T10 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T5,T10 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T10 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T5,T10 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T5,T10 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T5,T10 | 
| 1 | 0 | 1 | Covered | T3,T5,T10 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T5,T10 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T10 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T5,T10 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T5,T10 | 
| 1 | 0 | Covered | T3,T5,T10 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T5,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T3,T5,T10 | 
| 0 | 
0 | 
Covered | 
T3,T5,T10 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T5,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
6242490 | 
0 | 
0 | 
| T3 | 
154563 | 
47776 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
11233 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
1075 | 
0 | 
0 | 
| T11 | 
205455 | 
81337 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
76 | 
0 | 
0 | 
| T24 | 
0 | 
44090 | 
0 | 
0 | 
| T26 | 
0 | 
11715 | 
0 | 
0 | 
| T27 | 
0 | 
147 | 
0 | 
0 | 
| T40 | 
0 | 
693 | 
0 | 
0 | 
| T41 | 
0 | 
36295 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
28355267 | 
0 | 
0 | 
| T3 | 
154563 | 
428408 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
57984 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
2320 | 
0 | 
0 | 
| T11 | 
205455 | 
213864 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
288 | 
0 | 
0 | 
| T23 | 
0 | 
424 | 
0 | 
0 | 
| T24 | 
0 | 
380088 | 
0 | 
0 | 
| T25 | 
0 | 
360 | 
0 | 
0 | 
| T26 | 
0 | 
87040 | 
0 | 
0 | 
| T27 | 
0 | 
248 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
28355267 | 
0 | 
0 | 
| T3 | 
154563 | 
428408 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
57984 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
2320 | 
0 | 
0 | 
| T11 | 
205455 | 
213864 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
288 | 
0 | 
0 | 
| T23 | 
0 | 
424 | 
0 | 
0 | 
| T24 | 
0 | 
380088 | 
0 | 
0 | 
| T25 | 
0 | 
360 | 
0 | 
0 | 
| T26 | 
0 | 
87040 | 
0 | 
0 | 
| T27 | 
0 | 
248 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
28355267 | 
0 | 
0 | 
| T3 | 
154563 | 
428408 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
57984 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
2320 | 
0 | 
0 | 
| T11 | 
205455 | 
213864 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
288 | 
0 | 
0 | 
| T23 | 
0 | 
424 | 
0 | 
0 | 
| T24 | 
0 | 
380088 | 
0 | 
0 | 
| T25 | 
0 | 
360 | 
0 | 
0 | 
| T26 | 
0 | 
87040 | 
0 | 
0 | 
| T27 | 
0 | 
248 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
6242490 | 
0 | 
0 | 
| T3 | 
154563 | 
47776 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
11233 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
1075 | 
0 | 
0 | 
| T11 | 
205455 | 
81337 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
76 | 
0 | 
0 | 
| T24 | 
0 | 
44090 | 
0 | 
0 | 
| T26 | 
0 | 
11715 | 
0 | 
0 | 
| T27 | 
0 | 
147 | 
0 | 
0 | 
| T40 | 
0 | 
693 | 
0 | 
0 | 
| T41 | 
0 | 
36295 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T5,T10 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T5,T10 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T10 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T5,T10 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T5,T10 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T5,T10 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T3,T5,T10 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T3,T5,T10 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T3,T5,T10 | 
| 0 | 
0 | 
Covered | 
T3,T5,T10 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T5,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
200711 | 
0 | 
0 | 
| T3 | 
154563 | 
1531 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
363 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
34 | 
0 | 
0 | 
| T11 | 
205455 | 
2623 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
2 | 
0 | 
0 | 
| T24 | 
0 | 
1411 | 
0 | 
0 | 
| T26 | 
0 | 
377 | 
0 | 
0 | 
| T27 | 
0 | 
5 | 
0 | 
0 | 
| T40 | 
0 | 
21 | 
0 | 
0 | 
| T41 | 
0 | 
1164 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
28355267 | 
0 | 
0 | 
| T3 | 
154563 | 
428408 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
57984 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
2320 | 
0 | 
0 | 
| T11 | 
205455 | 
213864 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
288 | 
0 | 
0 | 
| T23 | 
0 | 
424 | 
0 | 
0 | 
| T24 | 
0 | 
380088 | 
0 | 
0 | 
| T25 | 
0 | 
360 | 
0 | 
0 | 
| T26 | 
0 | 
87040 | 
0 | 
0 | 
| T27 | 
0 | 
248 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
28355267 | 
0 | 
0 | 
| T3 | 
154563 | 
428408 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
57984 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
2320 | 
0 | 
0 | 
| T11 | 
205455 | 
213864 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
288 | 
0 | 
0 | 
| T23 | 
0 | 
424 | 
0 | 
0 | 
| T24 | 
0 | 
380088 | 
0 | 
0 | 
| T25 | 
0 | 
360 | 
0 | 
0 | 
| T26 | 
0 | 
87040 | 
0 | 
0 | 
| T27 | 
0 | 
248 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
28355267 | 
0 | 
0 | 
| T3 | 
154563 | 
428408 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
57984 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
2320 | 
0 | 
0 | 
| T11 | 
205455 | 
213864 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
288 | 
0 | 
0 | 
| T23 | 
0 | 
424 | 
0 | 
0 | 
| T24 | 
0 | 
380088 | 
0 | 
0 | 
| T25 | 
0 | 
360 | 
0 | 
0 | 
| T26 | 
0 | 
87040 | 
0 | 
0 | 
| T27 | 
0 | 
248 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151987649 | 
200711 | 
0 | 
0 | 
| T3 | 
154563 | 
1531 | 
0 | 
0 | 
| T4 | 
20483 | 
0 | 
0 | 
0 | 
| T5 | 
60527 | 
363 | 
0 | 
0 | 
| T6 | 
916392 | 
0 | 
0 | 
0 | 
| T7 | 
199386 | 
0 | 
0 | 
0 | 
| T8 | 
348288 | 
0 | 
0 | 
0 | 
| T9 | 
11490 | 
0 | 
0 | 
0 | 
| T10 | 
2405 | 
34 | 
0 | 
0 | 
| T11 | 
205455 | 
2623 | 
0 | 
0 | 
| T13 | 
181152 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
2 | 
0 | 
0 | 
| T24 | 
0 | 
1411 | 
0 | 
0 | 
| T26 | 
0 | 
377 | 
0 | 
0 | 
| T27 | 
0 | 
5 | 
0 | 
0 | 
| T40 | 
0 | 
21 | 
0 | 
0 | 
| T41 | 
0 | 
1164 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
3079534 | 
0 | 
0 | 
| T1 | 
14199 | 
834 | 
0 | 
0 | 
| T2 | 
555741 | 
21862 | 
0 | 
0 | 
| T3 | 
557095 | 
11648 | 
0 | 
0 | 
| T4 | 
150769 | 
832 | 
0 | 
0 | 
| T5 | 
67033 | 
0 | 
0 | 
0 | 
| T6 | 
977511 | 
9984 | 
0 | 
0 | 
| T7 | 
210987 | 
832 | 
0 | 
0 | 
| T8 | 
380380 | 
4160 | 
0 | 
0 | 
| T9 | 
7081 | 
832 | 
0 | 
0 | 
| T10 | 
3691 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
19968 | 
0 | 
0 | 
| T22 | 
0 | 
832 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
497944134 | 
0 | 
0 | 
| T1 | 
14199 | 
14125 | 
0 | 
0 | 
| T2 | 
555741 | 
555684 | 
0 | 
0 | 
| T3 | 
557095 | 
556831 | 
0 | 
0 | 
| T4 | 
150769 | 
150714 | 
0 | 
0 | 
| T5 | 
67033 | 
66937 | 
0 | 
0 | 
| T6 | 
977511 | 
977456 | 
0 | 
0 | 
| T7 | 
210987 | 
210890 | 
0 | 
0 | 
| T8 | 
380380 | 
380308 | 
0 | 
0 | 
| T9 | 
7081 | 
6990 | 
0 | 
0 | 
| T10 | 
3691 | 
3616 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
497944134 | 
0 | 
0 | 
| T1 | 
14199 | 
14125 | 
0 | 
0 | 
| T2 | 
555741 | 
555684 | 
0 | 
0 | 
| T3 | 
557095 | 
556831 | 
0 | 
0 | 
| T4 | 
150769 | 
150714 | 
0 | 
0 | 
| T5 | 
67033 | 
66937 | 
0 | 
0 | 
| T6 | 
977511 | 
977456 | 
0 | 
0 | 
| T7 | 
210987 | 
210890 | 
0 | 
0 | 
| T8 | 
380380 | 
380308 | 
0 | 
0 | 
| T9 | 
7081 | 
6990 | 
0 | 
0 | 
| T10 | 
3691 | 
3616 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
497944134 | 
0 | 
0 | 
| T1 | 
14199 | 
14125 | 
0 | 
0 | 
| T2 | 
555741 | 
555684 | 
0 | 
0 | 
| T3 | 
557095 | 
556831 | 
0 | 
0 | 
| T4 | 
150769 | 
150714 | 
0 | 
0 | 
| T5 | 
67033 | 
66937 | 
0 | 
0 | 
| T6 | 
977511 | 
977456 | 
0 | 
0 | 
| T7 | 
210987 | 
210890 | 
0 | 
0 | 
| T8 | 
380380 | 
380308 | 
0 | 
0 | 
| T9 | 
7081 | 
6990 | 
0 | 
0 | 
| T10 | 
3691 | 
3616 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
3079534 | 
0 | 
0 | 
| T1 | 
14199 | 
834 | 
0 | 
0 | 
| T2 | 
555741 | 
21862 | 
0 | 
0 | 
| T3 | 
557095 | 
11648 | 
0 | 
0 | 
| T4 | 
150769 | 
832 | 
0 | 
0 | 
| T5 | 
67033 | 
0 | 
0 | 
0 | 
| T6 | 
977511 | 
9984 | 
0 | 
0 | 
| T7 | 
210987 | 
832 | 
0 | 
0 | 
| T8 | 
380380 | 
4160 | 
0 | 
0 | 
| T9 | 
7081 | 
832 | 
0 | 
0 | 
| T10 | 
3691 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
19968 | 
0 | 
0 | 
| T22 | 
0 | 
832 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 12 | 80.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
497944134 | 
0 | 
0 | 
| T1 | 
14199 | 
14125 | 
0 | 
0 | 
| T2 | 
555741 | 
555684 | 
0 | 
0 | 
| T3 | 
557095 | 
556831 | 
0 | 
0 | 
| T4 | 
150769 | 
150714 | 
0 | 
0 | 
| T5 | 
67033 | 
66937 | 
0 | 
0 | 
| T6 | 
977511 | 
977456 | 
0 | 
0 | 
| T7 | 
210987 | 
210890 | 
0 | 
0 | 
| T8 | 
380380 | 
380308 | 
0 | 
0 | 
| T9 | 
7081 | 
6990 | 
0 | 
0 | 
| T10 | 
3691 | 
3616 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
497944134 | 
0 | 
0 | 
| T1 | 
14199 | 
14125 | 
0 | 
0 | 
| T2 | 
555741 | 
555684 | 
0 | 
0 | 
| T3 | 
557095 | 
556831 | 
0 | 
0 | 
| T4 | 
150769 | 
150714 | 
0 | 
0 | 
| T5 | 
67033 | 
66937 | 
0 | 
0 | 
| T6 | 
977511 | 
977456 | 
0 | 
0 | 
| T7 | 
210987 | 
210890 | 
0 | 
0 | 
| T8 | 
380380 | 
380308 | 
0 | 
0 | 
| T9 | 
7081 | 
6990 | 
0 | 
0 | 
| T10 | 
3691 | 
3616 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
497944134 | 
0 | 
0 | 
| T1 | 
14199 | 
14125 | 
0 | 
0 | 
| T2 | 
555741 | 
555684 | 
0 | 
0 | 
| T3 | 
557095 | 
556831 | 
0 | 
0 | 
| T4 | 
150769 | 
150714 | 
0 | 
0 | 
| T5 | 
67033 | 
66937 | 
0 | 
0 | 
| T6 | 
977511 | 
977456 | 
0 | 
0 | 
| T7 | 
210987 | 
210890 | 
0 | 
0 | 
| T8 | 
380380 | 
380308 | 
0 | 
0 | 
| T9 | 
7081 | 
6990 | 
0 | 
0 | 
| T10 | 
3691 | 
3616 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
498030239 | 
0 | 
0 | 
0 |