Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
22440891 |
0 |
0 |
T1 |
277646 |
35205 |
0 |
0 |
T2 |
624599 |
51938 |
0 |
0 |
T3 |
538172 |
71476 |
0 |
0 |
T4 |
24031 |
1812 |
0 |
0 |
T5 |
661516 |
146755 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
114308 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
40177 |
0 |
0 |
T12 |
289692 |
7952 |
0 |
0 |
T13 |
0 |
265198 |
0 |
0 |
T14 |
0 |
44 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
22440891 |
0 |
0 |
T1 |
277646 |
35205 |
0 |
0 |
T2 |
624599 |
51938 |
0 |
0 |
T3 |
538172 |
71476 |
0 |
0 |
T4 |
24031 |
1812 |
0 |
0 |
T5 |
661516 |
146755 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
114308 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
40177 |
0 |
0 |
T12 |
289692 |
7952 |
0 |
0 |
T13 |
0 |
265198 |
0 |
0 |
T14 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
23584769 |
0 |
0 |
T1 |
277646 |
36366 |
0 |
0 |
T2 |
624599 |
53762 |
0 |
0 |
T3 |
538172 |
75531 |
0 |
0 |
T4 |
24031 |
2064 |
0 |
0 |
T5 |
661516 |
155337 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
121237 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
42062 |
0 |
0 |
T12 |
289692 |
8204 |
0 |
0 |
T13 |
0 |
278741 |
0 |
0 |
T14 |
0 |
42 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
23584769 |
0 |
0 |
T1 |
277646 |
36366 |
0 |
0 |
T2 |
624599 |
53762 |
0 |
0 |
T3 |
538172 |
75531 |
0 |
0 |
T4 |
24031 |
2064 |
0 |
0 |
T5 |
661516 |
155337 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
121237 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
42062 |
0 |
0 |
T12 |
289692 |
8204 |
0 |
0 |
T13 |
0 |
278741 |
0 |
0 |
T14 |
0 |
42 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
124529826 |
0 |
0 |
T1 |
277646 |
154132 |
0 |
0 |
T2 |
624599 |
492803 |
0 |
0 |
T3 |
538172 |
536966 |
0 |
0 |
T4 |
24031 |
23588 |
0 |
0 |
T5 |
661516 |
659406 |
0 |
0 |
T7 |
196206 |
0 |
0 |
0 |
T8 |
438607 |
436905 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
250304 |
0 |
0 |
T12 |
289692 |
289692 |
0 |
0 |
T13 |
0 |
120395 |
0 |
0 |
T14 |
0 |
127824 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
5740954 |
0 |
0 |
T1 |
277646 |
56621 |
0 |
0 |
T2 |
624599 |
52747 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
27023 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
26393 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T15 |
0 |
92020 |
0 |
0 |
T25 |
0 |
39529 |
0 |
0 |
T29 |
0 |
41248 |
0 |
0 |
T42 |
0 |
30989 |
0 |
0 |
T43 |
0 |
39420 |
0 |
0 |
T44 |
0 |
13984 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
27410895 |
0 |
0 |
T1 |
277646 |
117648 |
0 |
0 |
T2 |
624599 |
122544 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
191400 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
720 |
0 |
0 |
T11 |
468515 |
214288 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T24 |
0 |
98784 |
0 |
0 |
T25 |
0 |
114472 |
0 |
0 |
T27 |
0 |
80368 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
111168 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
27410895 |
0 |
0 |
T1 |
277646 |
117648 |
0 |
0 |
T2 |
624599 |
122544 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
191400 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
720 |
0 |
0 |
T11 |
468515 |
214288 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T24 |
0 |
98784 |
0 |
0 |
T25 |
0 |
114472 |
0 |
0 |
T27 |
0 |
80368 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
111168 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
27410895 |
0 |
0 |
T1 |
277646 |
117648 |
0 |
0 |
T2 |
624599 |
122544 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
191400 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
720 |
0 |
0 |
T11 |
468515 |
214288 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T24 |
0 |
98784 |
0 |
0 |
T25 |
0 |
114472 |
0 |
0 |
T27 |
0 |
80368 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
111168 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
5740954 |
0 |
0 |
T1 |
277646 |
56621 |
0 |
0 |
T2 |
624599 |
52747 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
27023 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
26393 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T15 |
0 |
92020 |
0 |
0 |
T25 |
0 |
39529 |
0 |
0 |
T29 |
0 |
41248 |
0 |
0 |
T42 |
0 |
30989 |
0 |
0 |
T43 |
0 |
39420 |
0 |
0 |
T44 |
0 |
13984 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
184599 |
0 |
0 |
T1 |
277646 |
1826 |
0 |
0 |
T2 |
624599 |
1700 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
869 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
848 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T15 |
0 |
2959 |
0 |
0 |
T25 |
0 |
1270 |
0 |
0 |
T29 |
0 |
1331 |
0 |
0 |
T42 |
0 |
994 |
0 |
0 |
T43 |
0 |
1272 |
0 |
0 |
T44 |
0 |
452 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
27410895 |
0 |
0 |
T1 |
277646 |
117648 |
0 |
0 |
T2 |
624599 |
122544 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
191400 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
720 |
0 |
0 |
T11 |
468515 |
214288 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T24 |
0 |
98784 |
0 |
0 |
T25 |
0 |
114472 |
0 |
0 |
T27 |
0 |
80368 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
111168 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
27410895 |
0 |
0 |
T1 |
277646 |
117648 |
0 |
0 |
T2 |
624599 |
122544 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
191400 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
720 |
0 |
0 |
T11 |
468515 |
214288 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T24 |
0 |
98784 |
0 |
0 |
T25 |
0 |
114472 |
0 |
0 |
T27 |
0 |
80368 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
111168 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
27410895 |
0 |
0 |
T1 |
277646 |
117648 |
0 |
0 |
T2 |
624599 |
122544 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
191400 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
720 |
0 |
0 |
T11 |
468515 |
214288 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T24 |
0 |
98784 |
0 |
0 |
T25 |
0 |
114472 |
0 |
0 |
T27 |
0 |
80368 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
111168 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153264979 |
184599 |
0 |
0 |
T1 |
277646 |
1826 |
0 |
0 |
T2 |
624599 |
1700 |
0 |
0 |
T3 |
538172 |
0 |
0 |
0 |
T4 |
24031 |
0 |
0 |
0 |
T5 |
661516 |
0 |
0 |
0 |
T7 |
196206 |
869 |
0 |
0 |
T8 |
438607 |
0 |
0 |
0 |
T9 |
851 |
0 |
0 |
0 |
T11 |
468515 |
848 |
0 |
0 |
T12 |
289692 |
0 |
0 |
0 |
T15 |
0 |
2959 |
0 |
0 |
T25 |
0 |
1270 |
0 |
0 |
T29 |
0 |
1331 |
0 |
0 |
T42 |
0 |
994 |
0 |
0 |
T43 |
0 |
1272 |
0 |
0 |
T44 |
0 |
452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
3377821 |
0 |
0 |
T1 |
224337 |
9171 |
0 |
0 |
T2 |
443930 |
9984 |
0 |
0 |
T3 |
113868 |
5824 |
0 |
0 |
T4 |
192871 |
832 |
0 |
0 |
T5 |
334813 |
7488 |
0 |
0 |
T6 |
1308 |
0 |
0 |
0 |
T7 |
149596 |
0 |
0 |
0 |
T8 |
356477 |
20893 |
0 |
0 |
T9 |
3720 |
0 |
0 |
0 |
T10 |
908 |
0 |
0 |
0 |
T11 |
0 |
4263 |
0 |
0 |
T12 |
0 |
838 |
0 |
0 |
T13 |
0 |
23692 |
0 |
0 |
T23 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
497905423 |
0 |
0 |
T1 |
224337 |
224331 |
0 |
0 |
T2 |
443930 |
443906 |
0 |
0 |
T3 |
113868 |
113861 |
0 |
0 |
T4 |
192871 |
192786 |
0 |
0 |
T5 |
334813 |
334804 |
0 |
0 |
T6 |
1308 |
1219 |
0 |
0 |
T7 |
149596 |
149539 |
0 |
0 |
T8 |
356477 |
356469 |
0 |
0 |
T9 |
3720 |
3636 |
0 |
0 |
T10 |
908 |
811 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
497905423 |
0 |
0 |
T1 |
224337 |
224331 |
0 |
0 |
T2 |
443930 |
443906 |
0 |
0 |
T3 |
113868 |
113861 |
0 |
0 |
T4 |
192871 |
192786 |
0 |
0 |
T5 |
334813 |
334804 |
0 |
0 |
T6 |
1308 |
1219 |
0 |
0 |
T7 |
149596 |
149539 |
0 |
0 |
T8 |
356477 |
356469 |
0 |
0 |
T9 |
3720 |
3636 |
0 |
0 |
T10 |
908 |
811 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
497905423 |
0 |
0 |
T1 |
224337 |
224331 |
0 |
0 |
T2 |
443930 |
443906 |
0 |
0 |
T3 |
113868 |
113861 |
0 |
0 |
T4 |
192871 |
192786 |
0 |
0 |
T5 |
334813 |
334804 |
0 |
0 |
T6 |
1308 |
1219 |
0 |
0 |
T7 |
149596 |
149539 |
0 |
0 |
T8 |
356477 |
356469 |
0 |
0 |
T9 |
3720 |
3636 |
0 |
0 |
T10 |
908 |
811 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
3377821 |
0 |
0 |
T1 |
224337 |
9171 |
0 |
0 |
T2 |
443930 |
9984 |
0 |
0 |
T3 |
113868 |
5824 |
0 |
0 |
T4 |
192871 |
832 |
0 |
0 |
T5 |
334813 |
7488 |
0 |
0 |
T6 |
1308 |
0 |
0 |
0 |
T7 |
149596 |
0 |
0 |
0 |
T8 |
356477 |
20893 |
0 |
0 |
T9 |
3720 |
0 |
0 |
0 |
T10 |
908 |
0 |
0 |
0 |
T11 |
0 |
4263 |
0 |
0 |
T12 |
0 |
838 |
0 |
0 |
T13 |
0 |
23692 |
0 |
0 |
T23 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
497905423 |
0 |
0 |
T1 |
224337 |
224331 |
0 |
0 |
T2 |
443930 |
443906 |
0 |
0 |
T3 |
113868 |
113861 |
0 |
0 |
T4 |
192871 |
192786 |
0 |
0 |
T5 |
334813 |
334804 |
0 |
0 |
T6 |
1308 |
1219 |
0 |
0 |
T7 |
149596 |
149539 |
0 |
0 |
T8 |
356477 |
356469 |
0 |
0 |
T9 |
3720 |
3636 |
0 |
0 |
T10 |
908 |
811 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
497905423 |
0 |
0 |
T1 |
224337 |
224331 |
0 |
0 |
T2 |
443930 |
443906 |
0 |
0 |
T3 |
113868 |
113861 |
0 |
0 |
T4 |
192871 |
192786 |
0 |
0 |
T5 |
334813 |
334804 |
0 |
0 |
T6 |
1308 |
1219 |
0 |
0 |
T7 |
149596 |
149539 |
0 |
0 |
T8 |
356477 |
356469 |
0 |
0 |
T9 |
3720 |
3636 |
0 |
0 |
T10 |
908 |
811 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
497905423 |
0 |
0 |
T1 |
224337 |
224331 |
0 |
0 |
T2 |
443930 |
443906 |
0 |
0 |
T3 |
113868 |
113861 |
0 |
0 |
T4 |
192871 |
192786 |
0 |
0 |
T5 |
334813 |
334804 |
0 |
0 |
T6 |
1308 |
1219 |
0 |
0 |
T7 |
149596 |
149539 |
0 |
0 |
T8 |
356477 |
356469 |
0 |
0 |
T9 |
3720 |
3636 |
0 |
0 |
T10 |
908 |
811 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497991636 |
0 |
0 |
0 |