Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
21640519 |
0 |
0 |
T1 |
26738 |
16076 |
0 |
0 |
T2 |
511583 |
187833 |
0 |
0 |
T3 |
38896 |
0 |
0 |
0 |
T5 |
9967 |
8745 |
0 |
0 |
T6 |
24080 |
7956 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
44622 |
0 |
0 |
T10 |
95648 |
19630 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
2022 |
0 |
0 |
T13 |
0 |
25452 |
0 |
0 |
T33 |
0 |
204126 |
0 |
0 |
T46 |
0 |
2746 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
21640519 |
0 |
0 |
T1 |
26738 |
16076 |
0 |
0 |
T2 |
511583 |
187833 |
0 |
0 |
T3 |
38896 |
0 |
0 |
0 |
T5 |
9967 |
8745 |
0 |
0 |
T6 |
24080 |
7956 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
44622 |
0 |
0 |
T10 |
95648 |
19630 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
2022 |
0 |
0 |
T13 |
0 |
25452 |
0 |
0 |
T33 |
0 |
204126 |
0 |
0 |
T46 |
0 |
2746 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
22748254 |
0 |
0 |
T1 |
26738 |
17138 |
0 |
0 |
T2 |
511583 |
196186 |
0 |
0 |
T3 |
38896 |
0 |
0 |
0 |
T5 |
9967 |
9679 |
0 |
0 |
T6 |
24080 |
8208 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
46473 |
0 |
0 |
T10 |
95648 |
20516 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
2282 |
0 |
0 |
T13 |
0 |
27192 |
0 |
0 |
T33 |
0 |
216073 |
0 |
0 |
T46 |
0 |
3120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
22748254 |
0 |
0 |
T1 |
26738 |
17138 |
0 |
0 |
T2 |
511583 |
196186 |
0 |
0 |
T3 |
38896 |
0 |
0 |
0 |
T5 |
9967 |
9679 |
0 |
0 |
T6 |
24080 |
8208 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
46473 |
0 |
0 |
T10 |
95648 |
20516 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
2282 |
0 |
0 |
T13 |
0 |
27192 |
0 |
0 |
T33 |
0 |
216073 |
0 |
0 |
T46 |
0 |
3120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
116032670 |
0 |
0 |
T1 |
26738 |
26738 |
0 |
0 |
T2 |
511583 |
510473 |
0 |
0 |
T3 |
38896 |
38896 |
0 |
0 |
T5 |
9967 |
9967 |
0 |
0 |
T6 |
24080 |
24080 |
0 |
0 |
T7 |
1520 |
0 |
0 |
0 |
T8 |
158 |
158 |
0 |
0 |
T9 |
368425 |
366669 |
0 |
0 |
T10 |
95648 |
95028 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
8000 |
0 |
0 |
T13 |
0 |
47744 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T33,T34 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T11,T30 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T11,T30 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T33,T34 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T11,T30 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T33,T34 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T33,T34 |
1 | 0 | 1 | Covered | T7,T33,T34 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T33,T34 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T33,T34 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T33,T34 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T33,T34 |
1 | 0 | Covered | T7,T33,T34 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T33,T34 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T11,T30 |
0 |
0 |
Covered |
T7,T11,T30 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T33,T34 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
5641220 |
0 |
0 |
T7 |
1520 |
518 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T14 |
0 |
111700 |
0 |
0 |
T25 |
0 |
10369 |
0 |
0 |
T30 |
140622 |
0 |
0 |
0 |
T31 |
90726 |
0 |
0 |
0 |
T32 |
792 |
0 |
0 |
0 |
T33 |
0 |
14765 |
0 |
0 |
T34 |
0 |
15998 |
0 |
0 |
T35 |
0 |
245 |
0 |
0 |
T36 |
0 |
6127 |
0 |
0 |
T37 |
0 |
58351 |
0 |
0 |
T40 |
0 |
7676 |
0 |
0 |
T53 |
0 |
780 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
25147800 |
0 |
0 |
T7 |
1520 |
1520 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T30 |
140622 |
134856 |
0 |
0 |
T31 |
90726 |
87592 |
0 |
0 |
T32 |
792 |
792 |
0 |
0 |
T33 |
0 |
43368 |
0 |
0 |
T34 |
0 |
44304 |
0 |
0 |
T35 |
0 |
2344 |
0 |
0 |
T36 |
0 |
13792 |
0 |
0 |
T37 |
0 |
565968 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
25147800 |
0 |
0 |
T7 |
1520 |
1520 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T30 |
140622 |
134856 |
0 |
0 |
T31 |
90726 |
87592 |
0 |
0 |
T32 |
792 |
792 |
0 |
0 |
T33 |
0 |
43368 |
0 |
0 |
T34 |
0 |
44304 |
0 |
0 |
T35 |
0 |
2344 |
0 |
0 |
T36 |
0 |
13792 |
0 |
0 |
T37 |
0 |
565968 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
25147800 |
0 |
0 |
T7 |
1520 |
1520 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T30 |
140622 |
134856 |
0 |
0 |
T31 |
90726 |
87592 |
0 |
0 |
T32 |
792 |
792 |
0 |
0 |
T33 |
0 |
43368 |
0 |
0 |
T34 |
0 |
44304 |
0 |
0 |
T35 |
0 |
2344 |
0 |
0 |
T36 |
0 |
13792 |
0 |
0 |
T37 |
0 |
565968 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
5641220 |
0 |
0 |
T7 |
1520 |
518 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T14 |
0 |
111700 |
0 |
0 |
T25 |
0 |
10369 |
0 |
0 |
T30 |
140622 |
0 |
0 |
0 |
T31 |
90726 |
0 |
0 |
0 |
T32 |
792 |
0 |
0 |
0 |
T33 |
0 |
14765 |
0 |
0 |
T34 |
0 |
15998 |
0 |
0 |
T35 |
0 |
245 |
0 |
0 |
T36 |
0 |
6127 |
0 |
0 |
T37 |
0 |
58351 |
0 |
0 |
T40 |
0 |
7676 |
0 |
0 |
T53 |
0 |
780 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T11,T30 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T11,T30 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T33,T34 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T11,T30 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T33,T34 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T33,T34 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T7,T33,T34 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T7,T33,T34 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T11,T30 |
0 |
0 |
Covered |
T7,T11,T30 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T33,T34 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
181344 |
0 |
0 |
T7 |
1520 |
17 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T14 |
0 |
3590 |
0 |
0 |
T25 |
0 |
334 |
0 |
0 |
T30 |
140622 |
0 |
0 |
0 |
T31 |
90726 |
0 |
0 |
0 |
T32 |
792 |
0 |
0 |
0 |
T33 |
0 |
479 |
0 |
0 |
T34 |
0 |
515 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
197 |
0 |
0 |
T37 |
0 |
1885 |
0 |
0 |
T40 |
0 |
249 |
0 |
0 |
T53 |
0 |
25 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
25147800 |
0 |
0 |
T7 |
1520 |
1520 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T30 |
140622 |
134856 |
0 |
0 |
T31 |
90726 |
87592 |
0 |
0 |
T32 |
792 |
792 |
0 |
0 |
T33 |
0 |
43368 |
0 |
0 |
T34 |
0 |
44304 |
0 |
0 |
T35 |
0 |
2344 |
0 |
0 |
T36 |
0 |
13792 |
0 |
0 |
T37 |
0 |
565968 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
25147800 |
0 |
0 |
T7 |
1520 |
1520 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T30 |
140622 |
134856 |
0 |
0 |
T31 |
90726 |
87592 |
0 |
0 |
T32 |
792 |
792 |
0 |
0 |
T33 |
0 |
43368 |
0 |
0 |
T34 |
0 |
44304 |
0 |
0 |
T35 |
0 |
2344 |
0 |
0 |
T36 |
0 |
13792 |
0 |
0 |
T37 |
0 |
565968 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
25147800 |
0 |
0 |
T7 |
1520 |
1520 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T30 |
140622 |
134856 |
0 |
0 |
T31 |
90726 |
87592 |
0 |
0 |
T32 |
792 |
792 |
0 |
0 |
T33 |
0 |
43368 |
0 |
0 |
T34 |
0 |
44304 |
0 |
0 |
T35 |
0 |
2344 |
0 |
0 |
T36 |
0 |
13792 |
0 |
0 |
T37 |
0 |
565968 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142468188 |
181344 |
0 |
0 |
T7 |
1520 |
17 |
0 |
0 |
T8 |
158 |
0 |
0 |
0 |
T9 |
368425 |
0 |
0 |
0 |
T10 |
95648 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
8000 |
0 |
0 |
0 |
T13 |
47989 |
0 |
0 |
0 |
T14 |
0 |
3590 |
0 |
0 |
T25 |
0 |
334 |
0 |
0 |
T30 |
140622 |
0 |
0 |
0 |
T31 |
90726 |
0 |
0 |
0 |
T32 |
792 |
0 |
0 |
0 |
T33 |
0 |
479 |
0 |
0 |
T34 |
0 |
515 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
197 |
0 |
0 |
T37 |
0 |
1885 |
0 |
0 |
T40 |
0 |
249 |
0 |
0 |
T53 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
2981054 |
0 |
0 |
T1 |
11858 |
832 |
0 |
0 |
T2 |
213499 |
5824 |
0 |
0 |
T3 |
23360 |
3812 |
0 |
0 |
T4 |
1548 |
0 |
0 |
0 |
T5 |
72909 |
832 |
0 |
0 |
T6 |
172193 |
841 |
0 |
0 |
T7 |
3078 |
0 |
0 |
0 |
T8 |
6511 |
832 |
0 |
0 |
T9 |
298607 |
9152 |
0 |
0 |
T10 |
200133 |
839 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
451416297 |
0 |
0 |
T1 |
11858 |
11793 |
0 |
0 |
T2 |
213499 |
213433 |
0 |
0 |
T3 |
23360 |
23273 |
0 |
0 |
T4 |
1548 |
1464 |
0 |
0 |
T5 |
72909 |
72813 |
0 |
0 |
T6 |
172193 |
172120 |
0 |
0 |
T7 |
3078 |
2981 |
0 |
0 |
T8 |
6511 |
6446 |
0 |
0 |
T9 |
298607 |
298597 |
0 |
0 |
T10 |
200133 |
200049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
451416297 |
0 |
0 |
T1 |
11858 |
11793 |
0 |
0 |
T2 |
213499 |
213433 |
0 |
0 |
T3 |
23360 |
23273 |
0 |
0 |
T4 |
1548 |
1464 |
0 |
0 |
T5 |
72909 |
72813 |
0 |
0 |
T6 |
172193 |
172120 |
0 |
0 |
T7 |
3078 |
2981 |
0 |
0 |
T8 |
6511 |
6446 |
0 |
0 |
T9 |
298607 |
298597 |
0 |
0 |
T10 |
200133 |
200049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
451416297 |
0 |
0 |
T1 |
11858 |
11793 |
0 |
0 |
T2 |
213499 |
213433 |
0 |
0 |
T3 |
23360 |
23273 |
0 |
0 |
T4 |
1548 |
1464 |
0 |
0 |
T5 |
72909 |
72813 |
0 |
0 |
T6 |
172193 |
172120 |
0 |
0 |
T7 |
3078 |
2981 |
0 |
0 |
T8 |
6511 |
6446 |
0 |
0 |
T9 |
298607 |
298597 |
0 |
0 |
T10 |
200133 |
200049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
2981054 |
0 |
0 |
T1 |
11858 |
832 |
0 |
0 |
T2 |
213499 |
5824 |
0 |
0 |
T3 |
23360 |
3812 |
0 |
0 |
T4 |
1548 |
0 |
0 |
0 |
T5 |
72909 |
832 |
0 |
0 |
T6 |
172193 |
841 |
0 |
0 |
T7 |
3078 |
0 |
0 |
0 |
T8 |
6511 |
832 |
0 |
0 |
T9 |
298607 |
9152 |
0 |
0 |
T10 |
200133 |
839 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
451416297 |
0 |
0 |
T1 |
11858 |
11793 |
0 |
0 |
T2 |
213499 |
213433 |
0 |
0 |
T3 |
23360 |
23273 |
0 |
0 |
T4 |
1548 |
1464 |
0 |
0 |
T5 |
72909 |
72813 |
0 |
0 |
T6 |
172193 |
172120 |
0 |
0 |
T7 |
3078 |
2981 |
0 |
0 |
T8 |
6511 |
6446 |
0 |
0 |
T9 |
298607 |
298597 |
0 |
0 |
T10 |
200133 |
200049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
451416297 |
0 |
0 |
T1 |
11858 |
11793 |
0 |
0 |
T2 |
213499 |
213433 |
0 |
0 |
T3 |
23360 |
23273 |
0 |
0 |
T4 |
1548 |
1464 |
0 |
0 |
T5 |
72909 |
72813 |
0 |
0 |
T6 |
172193 |
172120 |
0 |
0 |
T7 |
3078 |
2981 |
0 |
0 |
T8 |
6511 |
6446 |
0 |
0 |
T9 |
298607 |
298597 |
0 |
0 |
T10 |
200133 |
200049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
451416297 |
0 |
0 |
T1 |
11858 |
11793 |
0 |
0 |
T2 |
213499 |
213433 |
0 |
0 |
T3 |
23360 |
23273 |
0 |
0 |
T4 |
1548 |
1464 |
0 |
0 |
T5 |
72909 |
72813 |
0 |
0 |
T6 |
172193 |
172120 |
0 |
0 |
T7 |
3078 |
2981 |
0 |
0 |
T8 |
6511 |
6446 |
0 |
0 |
T9 |
298607 |
298597 |
0 |
0 |
T10 |
200133 |
200049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451501096 |
0 |
0 |
0 |