Line Coverage for Module :
spi_s2p
| Line No. | Total | Covered | Percent |
| TOTAL | | 20 | 20 | 100.00 |
| ALWAYS | 43 | 4 | 4 | 100.00 |
| ALWAYS | 63 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
| ALWAYS | 75 | 8 | 8 | 100.00 |
| ALWAYS | 91 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spi_s2p.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spi_s2p.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 43 |
1 |
1 |
| 45 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
1 |
1 |
| 63 |
1 |
1 |
| 64 |
1 |
1 |
| 66 |
1 |
1 |
| 71 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 78 |
1 |
1 |
| 80 |
1 |
1 |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 91 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
spi_s2p
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (order_i ? ({s_i[0], data_q[7:1]}) : ({data_q[6:0], s_i[0]}))
---1---
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 49
EXPRESSION (order_i ? ({s_i[1:0], data_q[7:2]}) : ({data_q[5:0], s_i[1:0]}))
---1---
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 53
EXPRESSION (order_i ? ({s_i[3:0], data_q[7:4]}) : ({data_q[3:0], s_i[3:0]}))
---1---
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 77
EXPRESSION (cnt == '0)
-----1-----
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T4 |
LINE 92
EXPRESSION (cnt == 3'b0)
------1------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T4 |
LINE 93
EXPRESSION (cnt == 3'b1)
------1------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T4,T10 |
LINE 94
EXPRESSION (cnt == 3'h3)
------1------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T4,T10 |
Branch Coverage for Module :
spi_s2p
| Line No. | Total | Covered | Percent |
| Branches |
|
19 |
15 |
78.95 |
| CASE |
43 |
7 |
4 |
57.14 |
| IF |
63 |
2 |
2 |
100.00 |
| IF |
75 |
6 |
5 |
83.33 |
| CASE |
91 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spi_s2p.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spi_s2p.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 43 case (io_mode_i)
-2-: 45 (order_i) ?
-3-: 49 (order_i) ?
-4-: 53 (order_i) ?
Branches:
| -1- | -2- | -3- | -4- | Status | Tests |
| SingleIO |
1 |
- |
- |
Not Covered |
|
| SingleIO |
0 |
- |
- |
Covered |
T1,T2,T3 |
| DualIO |
- |
1 |
- |
Not Covered |
|
| DualIO |
- |
0 |
- |
Covered |
T1,T2,T3 |
| QuadIO |
- |
- |
1 |
Not Covered |
|
| QuadIO |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 63 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 75 if ((!rst_ni))
-2-: 77 if ((cnt == '0))
-3-: 80 case (io_mode_i)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T4 |
| 0 |
0 |
SingleIO |
Covered |
T1,T2,T4 |
| 0 |
0 |
DualIO |
Covered |
T1,T4,T10 |
| 0 |
0 |
QuadIO |
Covered |
T1,T4,T10 |
| 0 |
0 |
default |
Not Covered |
|
LineNo. Expression
-1-: 91 case (io_mode_i)
Branches:
| -1- | Status | Tests |
| SingleIO |
Covered |
T1,T2,T3 |
| DualIO |
Covered |
T1,T2,T3 |
| QuadIO |
Covered |
T1,T2,T3 |
| default |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
spi_s2p
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
IoModeDefault_A |
146618811 |
19066 |
0 |
0 |
IoModeDefault_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
146618811 |
19066 |
0 |
0 |
| T1 |
25984 |
1 |
0 |
0 |
| T2 |
25952 |
1 |
0 |
0 |
| T4 |
382180 |
10 |
0 |
0 |
| T5 |
167663 |
3 |
0 |
0 |
| T6 |
88515 |
0 |
0 |
0 |
| T7 |
129360 |
22 |
0 |
0 |
| T8 |
456 |
0 |
0 |
0 |
| T9 |
100233 |
2 |
0 |
0 |
| T10 |
141730 |
3 |
0 |
0 |
| T11 |
18276 |
1 |
0 |
0 |
| T14 |
0 |
120 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |