Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
19942347 |
0 |
0 |
T1 |
25984 |
24430 |
0 |
0 |
T2 |
25952 |
4706 |
0 |
0 |
T4 |
382180 |
18600 |
0 |
0 |
T5 |
167663 |
0 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
1000 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
2002 |
0 |
0 |
T10 |
141730 |
17128 |
0 |
0 |
T11 |
18276 |
16986 |
0 |
0 |
T14 |
0 |
191566 |
0 |
0 |
T39 |
0 |
990 |
0 |
0 |
T40 |
0 |
1936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
19942347 |
0 |
0 |
T1 |
25984 |
24430 |
0 |
0 |
T2 |
25952 |
4706 |
0 |
0 |
T4 |
382180 |
18600 |
0 |
0 |
T5 |
167663 |
0 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
1000 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
2002 |
0 |
0 |
T10 |
141730 |
17128 |
0 |
0 |
T11 |
18276 |
16986 |
0 |
0 |
T14 |
0 |
191566 |
0 |
0 |
T39 |
0 |
990 |
0 |
0 |
T40 |
0 |
1936 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
20970689 |
0 |
0 |
T1 |
25984 |
25400 |
0 |
0 |
T2 |
25952 |
4854 |
0 |
0 |
T4 |
382180 |
19479 |
0 |
0 |
T5 |
167663 |
0 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
1030 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
2062 |
0 |
0 |
T10 |
141730 |
18469 |
0 |
0 |
T11 |
18276 |
17964 |
0 |
0 |
T14 |
0 |
202191 |
0 |
0 |
T39 |
0 |
1048 |
0 |
0 |
T40 |
0 |
2062 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
20970689 |
0 |
0 |
T1 |
25984 |
25400 |
0 |
0 |
T2 |
25952 |
4854 |
0 |
0 |
T4 |
382180 |
19479 |
0 |
0 |
T5 |
167663 |
0 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
1030 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
2062 |
0 |
0 |
T10 |
141730 |
18469 |
0 |
0 |
T11 |
18276 |
17964 |
0 |
0 |
T14 |
0 |
202191 |
0 |
0 |
T39 |
0 |
1048 |
0 |
0 |
T40 |
0 |
2062 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
116168305 |
0 |
0 |
T1 |
25984 |
25712 |
0 |
0 |
T2 |
25952 |
25952 |
0 |
0 |
T4 |
382180 |
379552 |
0 |
0 |
T5 |
167663 |
167232 |
0 |
0 |
T6 |
88515 |
0 |
0 |
0 |
T7 |
129360 |
79350 |
0 |
0 |
T8 |
456 |
0 |
0 |
0 |
T9 |
100233 |
100078 |
0 |
0 |
T10 |
141730 |
141385 |
0 |
0 |
T11 |
18276 |
18276 |
0 |
0 |
T14 |
0 |
798629 |
0 |
0 |
T15 |
0 |
85844 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T14 |
1 | 0 | 1 | Covered | T7,T8,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T8,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T14 |
1 | 0 | Covered | T7,T8,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T14 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
5750972 |
0 |
0 |
T7 |
129360 |
12961 |
0 |
0 |
T8 |
456 |
317 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
14457 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T16 |
0 |
78363 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
30605 |
0 |
0 |
T25 |
0 |
11337 |
0 |
0 |
T28 |
0 |
32724 |
0 |
0 |
T30 |
0 |
55715 |
0 |
0 |
T39 |
98396 |
0 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
T41 |
0 |
26114 |
0 |
0 |
T47 |
0 |
17071 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
29099528 |
0 |
0 |
T6 |
88515 |
83840 |
0 |
0 |
T7 |
129360 |
47664 |
0 |
0 |
T8 |
456 |
456 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
37536 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
158192 |
0 |
0 |
T25 |
0 |
21792 |
0 |
0 |
T26 |
0 |
48616 |
0 |
0 |
T27 |
0 |
72 |
0 |
0 |
T28 |
0 |
333536 |
0 |
0 |
T29 |
0 |
21584 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
29099528 |
0 |
0 |
T6 |
88515 |
83840 |
0 |
0 |
T7 |
129360 |
47664 |
0 |
0 |
T8 |
456 |
456 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
37536 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
158192 |
0 |
0 |
T25 |
0 |
21792 |
0 |
0 |
T26 |
0 |
48616 |
0 |
0 |
T27 |
0 |
72 |
0 |
0 |
T28 |
0 |
333536 |
0 |
0 |
T29 |
0 |
21584 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
29099528 |
0 |
0 |
T6 |
88515 |
83840 |
0 |
0 |
T7 |
129360 |
47664 |
0 |
0 |
T8 |
456 |
456 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
37536 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
158192 |
0 |
0 |
T25 |
0 |
21792 |
0 |
0 |
T26 |
0 |
48616 |
0 |
0 |
T27 |
0 |
72 |
0 |
0 |
T28 |
0 |
333536 |
0 |
0 |
T29 |
0 |
21584 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
5750972 |
0 |
0 |
T7 |
129360 |
12961 |
0 |
0 |
T8 |
456 |
317 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
14457 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T16 |
0 |
78363 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
30605 |
0 |
0 |
T25 |
0 |
11337 |
0 |
0 |
T28 |
0 |
32724 |
0 |
0 |
T30 |
0 |
55715 |
0 |
0 |
T39 |
98396 |
0 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
T41 |
0 |
26114 |
0 |
0 |
T47 |
0 |
17071 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T7,T8,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T7,T8,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T14 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
184869 |
0 |
0 |
T7 |
129360 |
416 |
0 |
0 |
T8 |
456 |
10 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
465 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T16 |
0 |
2517 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
987 |
0 |
0 |
T25 |
0 |
362 |
0 |
0 |
T28 |
0 |
1055 |
0 |
0 |
T30 |
0 |
1789 |
0 |
0 |
T39 |
98396 |
0 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
T41 |
0 |
838 |
0 |
0 |
T47 |
0 |
556 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
29099528 |
0 |
0 |
T6 |
88515 |
83840 |
0 |
0 |
T7 |
129360 |
47664 |
0 |
0 |
T8 |
456 |
456 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
37536 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
158192 |
0 |
0 |
T25 |
0 |
21792 |
0 |
0 |
T26 |
0 |
48616 |
0 |
0 |
T27 |
0 |
72 |
0 |
0 |
T28 |
0 |
333536 |
0 |
0 |
T29 |
0 |
21584 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
29099528 |
0 |
0 |
T6 |
88515 |
83840 |
0 |
0 |
T7 |
129360 |
47664 |
0 |
0 |
T8 |
456 |
456 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
37536 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
158192 |
0 |
0 |
T25 |
0 |
21792 |
0 |
0 |
T26 |
0 |
48616 |
0 |
0 |
T27 |
0 |
72 |
0 |
0 |
T28 |
0 |
333536 |
0 |
0 |
T29 |
0 |
21584 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
29099528 |
0 |
0 |
T6 |
88515 |
83840 |
0 |
0 |
T7 |
129360 |
47664 |
0 |
0 |
T8 |
456 |
456 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
37536 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
158192 |
0 |
0 |
T25 |
0 |
21792 |
0 |
0 |
T26 |
0 |
48616 |
0 |
0 |
T27 |
0 |
72 |
0 |
0 |
T28 |
0 |
333536 |
0 |
0 |
T29 |
0 |
21584 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146618811 |
184869 |
0 |
0 |
T7 |
129360 |
416 |
0 |
0 |
T8 |
456 |
10 |
0 |
0 |
T9 |
100233 |
0 |
0 |
0 |
T10 |
141730 |
0 |
0 |
0 |
T11 |
18276 |
0 |
0 |
0 |
T14 |
840086 |
465 |
0 |
0 |
T15 |
86327 |
0 |
0 |
0 |
T16 |
0 |
2517 |
0 |
0 |
T23 |
19334 |
0 |
0 |
0 |
T24 |
0 |
987 |
0 |
0 |
T25 |
0 |
362 |
0 |
0 |
T28 |
0 |
1055 |
0 |
0 |
T30 |
0 |
1789 |
0 |
0 |
T39 |
98396 |
0 |
0 |
0 |
T40 |
95438 |
0 |
0 |
0 |
T41 |
0 |
838 |
0 |
0 |
T47 |
0 |
556 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
3131301 |
0 |
0 |
T1 |
32171 |
832 |
0 |
0 |
T2 |
162756 |
832 |
0 |
0 |
T3 |
937 |
0 |
0 |
0 |
T4 |
196040 |
14475 |
0 |
0 |
T5 |
101137 |
832 |
0 |
0 |
T6 |
43860 |
0 |
0 |
0 |
T7 |
775133 |
832 |
0 |
0 |
T8 |
1608 |
0 |
0 |
0 |
T9 |
33600 |
832 |
0 |
0 |
T10 |
714182 |
1664 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T14 |
0 |
9152 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
447869095 |
0 |
0 |
T1 |
32171 |
32093 |
0 |
0 |
T2 |
162756 |
162691 |
0 |
0 |
T3 |
937 |
855 |
0 |
0 |
T4 |
196040 |
196034 |
0 |
0 |
T5 |
101137 |
101131 |
0 |
0 |
T6 |
43860 |
43804 |
0 |
0 |
T7 |
775133 |
774877 |
0 |
0 |
T8 |
1608 |
1531 |
0 |
0 |
T9 |
33600 |
33506 |
0 |
0 |
T10 |
714182 |
714091 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
447869095 |
0 |
0 |
T1 |
32171 |
32093 |
0 |
0 |
T2 |
162756 |
162691 |
0 |
0 |
T3 |
937 |
855 |
0 |
0 |
T4 |
196040 |
196034 |
0 |
0 |
T5 |
101137 |
101131 |
0 |
0 |
T6 |
43860 |
43804 |
0 |
0 |
T7 |
775133 |
774877 |
0 |
0 |
T8 |
1608 |
1531 |
0 |
0 |
T9 |
33600 |
33506 |
0 |
0 |
T10 |
714182 |
714091 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
447869095 |
0 |
0 |
T1 |
32171 |
32093 |
0 |
0 |
T2 |
162756 |
162691 |
0 |
0 |
T3 |
937 |
855 |
0 |
0 |
T4 |
196040 |
196034 |
0 |
0 |
T5 |
101137 |
101131 |
0 |
0 |
T6 |
43860 |
43804 |
0 |
0 |
T7 |
775133 |
774877 |
0 |
0 |
T8 |
1608 |
1531 |
0 |
0 |
T9 |
33600 |
33506 |
0 |
0 |
T10 |
714182 |
714091 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
3131301 |
0 |
0 |
T1 |
32171 |
832 |
0 |
0 |
T2 |
162756 |
832 |
0 |
0 |
T3 |
937 |
0 |
0 |
0 |
T4 |
196040 |
14475 |
0 |
0 |
T5 |
101137 |
832 |
0 |
0 |
T6 |
43860 |
0 |
0 |
0 |
T7 |
775133 |
832 |
0 |
0 |
T8 |
1608 |
0 |
0 |
0 |
T9 |
33600 |
832 |
0 |
0 |
T10 |
714182 |
1664 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T14 |
0 |
9152 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
447869095 |
0 |
0 |
T1 |
32171 |
32093 |
0 |
0 |
T2 |
162756 |
162691 |
0 |
0 |
T3 |
937 |
855 |
0 |
0 |
T4 |
196040 |
196034 |
0 |
0 |
T5 |
101137 |
101131 |
0 |
0 |
T6 |
43860 |
43804 |
0 |
0 |
T7 |
775133 |
774877 |
0 |
0 |
T8 |
1608 |
1531 |
0 |
0 |
T9 |
33600 |
33506 |
0 |
0 |
T10 |
714182 |
714091 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
447869095 |
0 |
0 |
T1 |
32171 |
32093 |
0 |
0 |
T2 |
162756 |
162691 |
0 |
0 |
T3 |
937 |
855 |
0 |
0 |
T4 |
196040 |
196034 |
0 |
0 |
T5 |
101137 |
101131 |
0 |
0 |
T6 |
43860 |
43804 |
0 |
0 |
T7 |
775133 |
774877 |
0 |
0 |
T8 |
1608 |
1531 |
0 |
0 |
T9 |
33600 |
33506 |
0 |
0 |
T10 |
714182 |
714091 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
447869095 |
0 |
0 |
T1 |
32171 |
32093 |
0 |
0 |
T2 |
162756 |
162691 |
0 |
0 |
T3 |
937 |
855 |
0 |
0 |
T4 |
196040 |
196034 |
0 |
0 |
T5 |
101137 |
101131 |
0 |
0 |
T6 |
43860 |
43804 |
0 |
0 |
T7 |
775133 |
774877 |
0 |
0 |
T8 |
1608 |
1531 |
0 |
0 |
T9 |
33600 |
33506 |
0 |
0 |
T10 |
714182 |
714091 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447957080 |
0 |
0 |
0 |