Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 16 | 72.73 | 
| Logical | 22 | 16 | 72.73 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T6 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T6 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T6 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Covered | T1,T5,T6 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
0 | 
Covered | 
T1,T5,T6 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
Covered | 
T1,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
22939940 | 
0 | 
0 | 
| T1 | 
335258 | 
76293 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
1988 | 
0 | 
0 | 
| T6 | 
789909 | 
107780 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
15746 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
78172 | 
0 | 
0 | 
| T12 | 
108175 | 
36 | 
0 | 
0 | 
| T13 | 
0 | 
143548 | 
0 | 
0 | 
| T14 | 
0 | 
39501 | 
0 | 
0 | 
| T15 | 
0 | 
81598 | 
0 | 
0 | 
| T25 | 
0 | 
22052 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
22939940 | 
0 | 
0 | 
| T1 | 
335258 | 
76293 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
1988 | 
0 | 
0 | 
| T6 | 
789909 | 
107780 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
15746 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
78172 | 
0 | 
0 | 
| T12 | 
108175 | 
36 | 
0 | 
0 | 
| T13 | 
0 | 
143548 | 
0 | 
0 | 
| T14 | 
0 | 
39501 | 
0 | 
0 | 
| T15 | 
0 | 
81598 | 
0 | 
0 | 
| T25 | 
0 | 
22052 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 18 | 81.82 | 
| Logical | 22 | 18 | 81.82 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T6 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T6 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T6 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Covered | T1,T5,T6 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
0 | 
Covered | 
T1,T5,T6 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
Covered | 
T1,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
24089455 | 
0 | 
0 | 
| T1 | 
335258 | 
79616 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
2048 | 
0 | 
0 | 
| T6 | 
789909 | 
115924 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
16396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
83688 | 
0 | 
0 | 
| T12 | 
108175 | 
32 | 
0 | 
0 | 
| T13 | 
0 | 
152776 | 
0 | 
0 | 
| T14 | 
0 | 
41086 | 
0 | 
0 | 
| T15 | 
0 | 
84224 | 
0 | 
0 | 
| T25 | 
0 | 
22849 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
24089455 | 
0 | 
0 | 
| T1 | 
335258 | 
79616 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
2048 | 
0 | 
0 | 
| T6 | 
789909 | 
115924 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
16396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
83688 | 
0 | 
0 | 
| T12 | 
108175 | 
32 | 
0 | 
0 | 
| T13 | 
0 | 
152776 | 
0 | 
0 | 
| T14 | 
0 | 
41086 | 
0 | 
0 | 
| T15 | 
0 | 
84224 | 
0 | 
0 | 
| T25 | 
0 | 
22849 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 12 | 85.71 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
0 | 
Covered | 
T1,T5,T6 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
128362537 | 
0 | 
0 | 
| T1 | 
335258 | 
334103 | 
0 | 
0 | 
| T4 | 
720 | 
0 | 
0 | 
0 | 
| T5 | 
31618 | 
31603 | 
0 | 
0 | 
| T6 | 
789909 | 
567423 | 
0 | 
0 | 
| T7 | 
5269 | 
4416 | 
0 | 
0 | 
| T8 | 
46767 | 
46396 | 
0 | 
0 | 
| T9 | 
3017 | 
0 | 
0 | 
0 | 
| T10 | 
2395 | 
0 | 
0 | 
0 | 
| T11 | 
506853 | 
505508 | 
0 | 
0 | 
| T12 | 
108175 | 
108122 | 
0 | 
0 | 
| T13 | 
0 | 
820835 | 
0 | 
0 | 
| T14 | 
0 | 
473289 | 
0 | 
0 | 
| T15 | 
0 | 
113084 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 17 | 77.27 | 
| Logical | 22 | 17 | 77.27 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T6,T9,T10 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T6,T9 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T6,T9 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T9,T10 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T4,T6,T9 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T6,T9,T10 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T6,T9,T10 | 
| 1 | 0 | 1 | Covered | T6,T9,T10 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T6,T9,T10 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T6,T9,T10 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T6,T9,T10 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T6,T9,T10 | 
| 1 | 0 | Covered | T6,T9,T10 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T9,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T4,T6,T9 | 
| 0 | 
0 | 
Covered | 
T4,T6,T9 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T9,T10 | 
| 0 | 
Covered | 
T1,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
6499562 | 
0 | 
0 | 
| T6 | 
789909 | 
56410 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
1415 | 
0 | 
0 | 
| T10 | 
2395 | 
430 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
15544 | 
0 | 
0 | 
| T14 | 
624139 | 
58722 | 
0 | 
0 | 
| T15 | 
113206 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
45291 | 
0 | 
0 | 
| T24 | 
0 | 
5982 | 
0 | 
0 | 
| T25 | 
0 | 
30261 | 
0 | 
0 | 
| T26 | 
0 | 
36647 | 
0 | 
0 | 
| T38 | 
0 | 
2088 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
32040765 | 
0 | 
0 | 
| T4 | 
720 | 
720 | 
0 | 
0 | 
| T5 | 
31618 | 
0 | 
0 | 
0 | 
| T6 | 
789909 | 
216368 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
2992 | 
0 | 
0 | 
| T10 | 
2395 | 
2216 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
67280 | 
0 | 
0 | 
| T14 | 
0 | 
142016 | 
0 | 
0 | 
| T16 | 
0 | 
303552 | 
0 | 
0 | 
| T24 | 
0 | 
21064 | 
0 | 
0 | 
| T25 | 
0 | 
72264 | 
0 | 
0 | 
| T26 | 
0 | 
100472 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
32040765 | 
0 | 
0 | 
| T4 | 
720 | 
720 | 
0 | 
0 | 
| T5 | 
31618 | 
0 | 
0 | 
0 | 
| T6 | 
789909 | 
216368 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
2992 | 
0 | 
0 | 
| T10 | 
2395 | 
2216 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
67280 | 
0 | 
0 | 
| T14 | 
0 | 
142016 | 
0 | 
0 | 
| T16 | 
0 | 
303552 | 
0 | 
0 | 
| T24 | 
0 | 
21064 | 
0 | 
0 | 
| T25 | 
0 | 
72264 | 
0 | 
0 | 
| T26 | 
0 | 
100472 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
32040765 | 
0 | 
0 | 
| T4 | 
720 | 
720 | 
0 | 
0 | 
| T5 | 
31618 | 
0 | 
0 | 
0 | 
| T6 | 
789909 | 
216368 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
2992 | 
0 | 
0 | 
| T10 | 
2395 | 
2216 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
67280 | 
0 | 
0 | 
| T14 | 
0 | 
142016 | 
0 | 
0 | 
| T16 | 
0 | 
303552 | 
0 | 
0 | 
| T24 | 
0 | 
21064 | 
0 | 
0 | 
| T25 | 
0 | 
72264 | 
0 | 
0 | 
| T26 | 
0 | 
100472 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
6499562 | 
0 | 
0 | 
| T6 | 
789909 | 
56410 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
1415 | 
0 | 
0 | 
| T10 | 
2395 | 
430 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
15544 | 
0 | 
0 | 
| T14 | 
624139 | 
58722 | 
0 | 
0 | 
| T15 | 
113206 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
45291 | 
0 | 
0 | 
| T24 | 
0 | 
5982 | 
0 | 
0 | 
| T25 | 
0 | 
30261 | 
0 | 
0 | 
| T26 | 
0 | 
36647 | 
0 | 
0 | 
| T38 | 
0 | 
2088 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T6,T9 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T6,T9 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T9,T10 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T4,T6,T9 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T6,T9,T10 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T6,T9,T10 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T6,T9,T10 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T6,T9,T10 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T4,T6,T9 | 
| 0 | 
0 | 
Covered | 
T4,T6,T9 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T9,T10 | 
| 0 | 
Covered | 
T1,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
208883 | 
0 | 
0 | 
| T6 | 
789909 | 
1811 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
47 | 
0 | 
0 | 
| T10 | 
2395 | 
14 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
505 | 
0 | 
0 | 
| T14 | 
624139 | 
1879 | 
0 | 
0 | 
| T15 | 
113206 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
1448 | 
0 | 
0 | 
| T24 | 
0 | 
192 | 
0 | 
0 | 
| T25 | 
0 | 
968 | 
0 | 
0 | 
| T26 | 
0 | 
1178 | 
0 | 
0 | 
| T38 | 
0 | 
66 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
32040765 | 
0 | 
0 | 
| T4 | 
720 | 
720 | 
0 | 
0 | 
| T5 | 
31618 | 
0 | 
0 | 
0 | 
| T6 | 
789909 | 
216368 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
2992 | 
0 | 
0 | 
| T10 | 
2395 | 
2216 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
67280 | 
0 | 
0 | 
| T14 | 
0 | 
142016 | 
0 | 
0 | 
| T16 | 
0 | 
303552 | 
0 | 
0 | 
| T24 | 
0 | 
21064 | 
0 | 
0 | 
| T25 | 
0 | 
72264 | 
0 | 
0 | 
| T26 | 
0 | 
100472 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
32040765 | 
0 | 
0 | 
| T4 | 
720 | 
720 | 
0 | 
0 | 
| T5 | 
31618 | 
0 | 
0 | 
0 | 
| T6 | 
789909 | 
216368 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
2992 | 
0 | 
0 | 
| T10 | 
2395 | 
2216 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
67280 | 
0 | 
0 | 
| T14 | 
0 | 
142016 | 
0 | 
0 | 
| T16 | 
0 | 
303552 | 
0 | 
0 | 
| T24 | 
0 | 
21064 | 
0 | 
0 | 
| T25 | 
0 | 
72264 | 
0 | 
0 | 
| T26 | 
0 | 
100472 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
32040765 | 
0 | 
0 | 
| T4 | 
720 | 
720 | 
0 | 
0 | 
| T5 | 
31618 | 
0 | 
0 | 
0 | 
| T6 | 
789909 | 
216368 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
2992 | 
0 | 
0 | 
| T10 | 
2395 | 
2216 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
67280 | 
0 | 
0 | 
| T14 | 
0 | 
142016 | 
0 | 
0 | 
| T16 | 
0 | 
303552 | 
0 | 
0 | 
| T24 | 
0 | 
21064 | 
0 | 
0 | 
| T25 | 
0 | 
72264 | 
0 | 
0 | 
| T26 | 
0 | 
100472 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
161863594 | 
208883 | 
0 | 
0 | 
| T6 | 
789909 | 
1811 | 
0 | 
0 | 
| T7 | 
5269 | 
0 | 
0 | 
0 | 
| T8 | 
46767 | 
0 | 
0 | 
0 | 
| T9 | 
3017 | 
47 | 
0 | 
0 | 
| T10 | 
2395 | 
14 | 
0 | 
0 | 
| T11 | 
506853 | 
0 | 
0 | 
0 | 
| T12 | 
108175 | 
0 | 
0 | 
0 | 
| T13 | 
895658 | 
505 | 
0 | 
0 | 
| T14 | 
624139 | 
1879 | 
0 | 
0 | 
| T15 | 
113206 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
1448 | 
0 | 
0 | 
| T24 | 
0 | 
192 | 
0 | 
0 | 
| T25 | 
0 | 
968 | 
0 | 
0 | 
| T26 | 
0 | 
1178 | 
0 | 
0 | 
| T38 | 
0 | 
66 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T6 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T6 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T6 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T5,T6 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T5,T6 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
3556384 | 
0 | 
0 | 
| T1 | 
116757 | 
7083 | 
0 | 
0 | 
| T2 | 
998 | 
0 | 
0 | 
0 | 
| T3 | 
2939 | 
0 | 
0 | 
0 | 
| T4 | 
5169 | 
0 | 
0 | 
0 | 
| T5 | 
162976 | 
832 | 
0 | 
0 | 
| T6 | 
797620 | 
5824 | 
0 | 
0 | 
| T7 | 
14540 | 
832 | 
0 | 
0 | 
| T8 | 
240303 | 
832 | 
0 | 
0 | 
| T9 | 
16114 | 
0 | 
0 | 
0 | 
| T10 | 
4759 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
5824 | 
0 | 
0 | 
| T12 | 
0 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
31308 | 
0 | 
0 | 
| T14 | 
0 | 
31719 | 
0 | 
0 | 
| T15 | 
0 | 
841 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
453510940 | 
0 | 
0 | 
| T1 | 
116757 | 
116704 | 
0 | 
0 | 
| T2 | 
998 | 
928 | 
0 | 
0 | 
| T3 | 
2939 | 
2107 | 
0 | 
0 | 
| T4 | 
5169 | 
5078 | 
0 | 
0 | 
| T5 | 
162976 | 
162892 | 
0 | 
0 | 
| T6 | 
797620 | 
797569 | 
0 | 
0 | 
| T7 | 
14540 | 
14461 | 
0 | 
0 | 
| T8 | 
240303 | 
240249 | 
0 | 
0 | 
| T9 | 
16114 | 
16014 | 
0 | 
0 | 
| T10 | 
4759 | 
4672 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
453510940 | 
0 | 
0 | 
| T1 | 
116757 | 
116704 | 
0 | 
0 | 
| T2 | 
998 | 
928 | 
0 | 
0 | 
| T3 | 
2939 | 
2107 | 
0 | 
0 | 
| T4 | 
5169 | 
5078 | 
0 | 
0 | 
| T5 | 
162976 | 
162892 | 
0 | 
0 | 
| T6 | 
797620 | 
797569 | 
0 | 
0 | 
| T7 | 
14540 | 
14461 | 
0 | 
0 | 
| T8 | 
240303 | 
240249 | 
0 | 
0 | 
| T9 | 
16114 | 
16014 | 
0 | 
0 | 
| T10 | 
4759 | 
4672 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
453510940 | 
0 | 
0 | 
| T1 | 
116757 | 
116704 | 
0 | 
0 | 
| T2 | 
998 | 
928 | 
0 | 
0 | 
| T3 | 
2939 | 
2107 | 
0 | 
0 | 
| T4 | 
5169 | 
5078 | 
0 | 
0 | 
| T5 | 
162976 | 
162892 | 
0 | 
0 | 
| T6 | 
797620 | 
797569 | 
0 | 
0 | 
| T7 | 
14540 | 
14461 | 
0 | 
0 | 
| T8 | 
240303 | 
240249 | 
0 | 
0 | 
| T9 | 
16114 | 
16014 | 
0 | 
0 | 
| T10 | 
4759 | 
4672 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
3556384 | 
0 | 
0 | 
| T1 | 
116757 | 
7083 | 
0 | 
0 | 
| T2 | 
998 | 
0 | 
0 | 
0 | 
| T3 | 
2939 | 
0 | 
0 | 
0 | 
| T4 | 
5169 | 
0 | 
0 | 
0 | 
| T5 | 
162976 | 
832 | 
0 | 
0 | 
| T6 | 
797620 | 
5824 | 
0 | 
0 | 
| T7 | 
14540 | 
832 | 
0 | 
0 | 
| T8 | 
240303 | 
832 | 
0 | 
0 | 
| T9 | 
16114 | 
0 | 
0 | 
0 | 
| T10 | 
4759 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
5824 | 
0 | 
0 | 
| T12 | 
0 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
31308 | 
0 | 
0 | 
| T14 | 
0 | 
31719 | 
0 | 
0 | 
| T15 | 
0 | 
841 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 12 | 80.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
453510940 | 
0 | 
0 | 
| T1 | 
116757 | 
116704 | 
0 | 
0 | 
| T2 | 
998 | 
928 | 
0 | 
0 | 
| T3 | 
2939 | 
2107 | 
0 | 
0 | 
| T4 | 
5169 | 
5078 | 
0 | 
0 | 
| T5 | 
162976 | 
162892 | 
0 | 
0 | 
| T6 | 
797620 | 
797569 | 
0 | 
0 | 
| T7 | 
14540 | 
14461 | 
0 | 
0 | 
| T8 | 
240303 | 
240249 | 
0 | 
0 | 
| T9 | 
16114 | 
16014 | 
0 | 
0 | 
| T10 | 
4759 | 
4672 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
453510940 | 
0 | 
0 | 
| T1 | 
116757 | 
116704 | 
0 | 
0 | 
| T2 | 
998 | 
928 | 
0 | 
0 | 
| T3 | 
2939 | 
2107 | 
0 | 
0 | 
| T4 | 
5169 | 
5078 | 
0 | 
0 | 
| T5 | 
162976 | 
162892 | 
0 | 
0 | 
| T6 | 
797620 | 
797569 | 
0 | 
0 | 
| T7 | 
14540 | 
14461 | 
0 | 
0 | 
| T8 | 
240303 | 
240249 | 
0 | 
0 | 
| T9 | 
16114 | 
16014 | 
0 | 
0 | 
| T10 | 
4759 | 
4672 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
453510940 | 
0 | 
0 | 
| T1 | 
116757 | 
116704 | 
0 | 
0 | 
| T2 | 
998 | 
928 | 
0 | 
0 | 
| T3 | 
2939 | 
2107 | 
0 | 
0 | 
| T4 | 
5169 | 
5078 | 
0 | 
0 | 
| T5 | 
162976 | 
162892 | 
0 | 
0 | 
| T6 | 
797620 | 
797569 | 
0 | 
0 | 
| T7 | 
14540 | 
14461 | 
0 | 
0 | 
| T8 | 
240303 | 
240249 | 
0 | 
0 | 
| T9 | 
16114 | 
16014 | 
0 | 
0 | 
| T10 | 
4759 | 
4672 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
453596559 | 
0 | 
0 | 
0 |