Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T5 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
460126310 | 
460119335 | 
0 | 
0 | 
| 
selKnown1 | 
153240669 | 
153239870 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
460126310 | 
460119335 | 
0 | 
0 | 
| T1 | 
13 | 
11 | 
0 | 
0 | 
| T2 | 
102150 | 
102144 | 
0 | 
0 | 
| T3 | 
131730 | 
131724 | 
0 | 
0 | 
| T4 | 
3 | 
0 | 
0 | 
0 | 
| T5 | 
46542 | 
46538 | 
0 | 
0 | 
| T6 | 
378861 | 
378855 | 
0 | 
0 | 
| T7 | 
3 | 
0 | 
0 | 
0 | 
| T8 | 
3 | 
0 | 
0 | 
0 | 
| T9 | 
118767 | 
118761 | 
0 | 
0 | 
| T10 | 
333210 | 
333204 | 
0 | 
0 | 
| T11 | 
1165542 | 
1166061 | 
0 | 
0 | 
| T12 | 
24668 | 
74003 | 
0 | 
0 | 
| T13 | 
183759 | 
551174 | 
0 | 
0 | 
| T14 | 
361 | 
1079 | 
0 | 
0 | 
| T15 | 
8 | 
13 | 
0 | 
0 | 
| T16 | 
43 | 
61 | 
0 | 
0 | 
| T17 | 
10 | 
8 | 
0 | 
0 | 
| T18 | 
3 | 
1 | 
0 | 
0 | 
| T19 | 
0 | 
1 | 
0 | 
0 | 
| T20 | 
0 | 
3 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T22 | 
0 | 
2 | 
0 | 
0 | 
| T23 | 
0 | 
2 | 
0 | 
0 | 
| T24 | 
0 | 
20 | 
0 | 
0 | 
| T25 | 
1 | 
0 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T27 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153240669 | 
153239870 | 
0 | 
0 | 
| T2 | 
34040 | 
34039 | 
0 | 
0 | 
| T3 | 
43893 | 
43892 | 
0 | 
0 | 
| T5 | 
15513 | 
15512 | 
0 | 
0 | 
| T6 | 
126206 | 
126205 | 
0 | 
0 | 
| T9 | 
39584 | 
39583 | 
0 | 
0 | 
| T10 | 
111027 | 
111026 | 
0 | 
0 | 
| T11 | 
388164 | 
388163 | 
0 | 
0 | 
| T12 | 
24668 | 
24667 | 
0 | 
0 | 
| T13 | 
183686 | 
183685 | 
0 | 
0 | 
| T14 | 
360 | 
359 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T3,T5 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T5 | 
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
153240669 | 
153239870 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153240669 | 
153239870 | 
0 | 
0 | 
| T2 | 
34040 | 
34039 | 
0 | 
0 | 
| T3 | 
43893 | 
43892 | 
0 | 
0 | 
| T5 | 
15513 | 
15512 | 
0 | 
0 | 
| T6 | 
126206 | 
126205 | 
0 | 
0 | 
| T9 | 
39584 | 
39583 | 
0 | 
0 | 
| T10 | 
111027 | 
111026 | 
0 | 
0 | 
| T11 | 
388164 | 
388163 | 
0 | 
0 | 
| T12 | 
24668 | 
24667 | 
0 | 
0 | 
| T13 | 
183686 | 
183685 | 
0 | 
0 | 
| T14 | 
360 | 
359 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T2,T3,T5 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T3,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
153241598 | 
153240642 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153241598 | 
153240642 | 
0 | 
0 | 
| T2 | 
34041 | 
34040 | 
0 | 
0 | 
| T3 | 
43894 | 
43893 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
15514 | 
15513 | 
0 | 
0 | 
| T6 | 
126207 | 
126206 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
39585 | 
39584 | 
0 | 
0 | 
| T10 | 
111028 | 
111027 | 
0 | 
0 | 
| T11 | 
388165 | 
388164 | 
0 | 
0 | 
| T12 | 
0 | 
24668 | 
0 | 
0 | 
| T13 | 
0 | 
183686 | 
0 | 
0 | 
| T14 | 
0 | 
360 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
62642 | 
61686 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
62642 | 
61686 | 
0 | 
0 | 
| T1 | 
7 | 
6 | 
0 | 
0 | 
| T2 | 
10 | 
9 | 
0 | 
0 | 
| T3 | 
17 | 
16 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
81 | 
80 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
5 | 
4 | 
0 | 
0 | 
| T10 | 
43 | 
42 | 
0 | 
0 | 
| T11 | 
0 | 
524 | 
0 | 
0 | 
| T13 | 
0 | 
47 | 
0 | 
0 | 
| T15 | 
0 | 
7 | 
0 | 
0 | 
| T16 | 
0 | 
21 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
61686 | 
61021 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
61686 | 
61021 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
9 | 
8 | 
0 | 
0 | 
| T3 | 
16 | 
15 | 
0 | 
0 | 
| T6 | 
80 | 
79 | 
0 | 
0 | 
| T9 | 
4 | 
3 | 
0 | 
0 | 
| T10 | 
42 | 
41 | 
0 | 
0 | 
| T11 | 
524 | 
523 | 
0 | 
0 | 
| T13 | 
47 | 
46 | 
0 | 
0 | 
| T15 | 
7 | 
6 | 
0 | 
0 | 
| T16 | 
21 | 
20 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T3,T6 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T6 | 
Assert Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
60785 | 
60178 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
60785 | 
60178 | 
0 | 
0 | 
| T2 | 
9 | 
8 | 
0 | 
0 | 
| T3 | 
16 | 
15 | 
0 | 
0 | 
| T6 | 
80 | 
79 | 
0 | 
0 | 
| T9 | 
4 | 
3 | 
0 | 
0 | 
| T10 | 
42 | 
41 | 
0 | 
0 | 
| T11 | 
524 | 
523 | 
0 | 
0 | 
| T13 | 
22 | 
21 | 
0 | 
0 | 
| T16 | 
21 | 
20 | 
0 | 
0 | 
| T17 | 
9 | 
8 | 
0 | 
0 | 
| T18 | 
2 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T5,T12 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T12 | 
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
72352 | 
71973 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
72352 | 
71973 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T5 | 
79 | 
78 | 
0 | 
0 | 
| T12 | 
102 | 
101 | 
0 | 
0 | 
| T13 | 
465 | 
464 | 
0 | 
0 | 
| T14 | 
5 | 
4 | 
0 | 
0 | 
| T15 | 
6 | 
5 | 
0 | 
0 | 
| T16 | 
147 | 
146 | 
0 | 
0 | 
| T25 | 
220 | 
219 | 
0 | 
0 | 
| T26 | 
6 | 
5 | 
0 | 
0 | 
| T28 | 
2 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T5,T12,T13 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T5,T12,T13 | 
Assert Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
71457 | 
71135 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
71457 | 
71135 | 
0 | 
0 | 
| T5 | 
79 | 
78 | 
0 | 
0 | 
| T12 | 
102 | 
101 | 
0 | 
0 | 
| T13 | 
444 | 
443 | 
0 | 
0 | 
| T14 | 
5 | 
4 | 
0 | 
0 | 
| T16 | 
147 | 
146 | 
0 | 
0 | 
| T25 | 
220 | 
219 | 
0 | 
0 | 
| T26 | 
6 | 
5 | 
0 | 
0 | 
| T28 | 
2 | 
1 | 
0 | 
0 | 
| T29 | 
439 | 
438 | 
0 | 
0 | 
| T30 | 
444 | 
443 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T5,T12 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T12 | 
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
72351 | 
71972 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
72351 | 
71972 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T5 | 
79 | 
78 | 
0 | 
0 | 
| T12 | 
102 | 
101 | 
0 | 
0 | 
| T13 | 
465 | 
464 | 
0 | 
0 | 
| T14 | 
5 | 
4 | 
0 | 
0 | 
| T15 | 
6 | 
5 | 
0 | 
0 | 
| T16 | 
147 | 
146 | 
0 | 
0 | 
| T25 | 
220 | 
219 | 
0 | 
0 | 
| T26 | 
6 | 
5 | 
0 | 
0 | 
| T28 | 
2 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
1172 | 
216 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1172 | 
216 | 
0 | 
0 | 
| T13 | 
4 | 
3 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T16 | 
1 | 
0 | 
0 | 
0 | 
| T17 | 
1 | 
0 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
1 | 
0 | 
0 | 
| T20 | 
0 | 
3 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T22 | 
0 | 
2 | 
0 | 
0 | 
| T23 | 
0 | 
2 | 
0 | 
0 | 
| T24 | 
0 | 
20 | 
0 | 
0 | 
| T25 | 
1 | 
0 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T27 | 
1 | 
0 | 
0 | 
0 | 
| T28 | 
1 | 
0 | 
0 | 
0 | 
| T31 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
0 | 
3 | 
0 | 
0 | 
| T33 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T2,T3,T5 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T5 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T3,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
153241598 | 
153240642 | 
0 | 
0 | 
| 
selKnown1 | 
153240669 | 
153239870 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153241598 | 
153240642 | 
0 | 
0 | 
| T2 | 
34041 | 
34040 | 
0 | 
0 | 
| T3 | 
43894 | 
43893 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
15514 | 
15513 | 
0 | 
0 | 
| T6 | 
126207 | 
126206 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
39585 | 
39584 | 
0 | 
0 | 
| T10 | 
111028 | 
111027 | 
0 | 
0 | 
| T11 | 
388165 | 
388164 | 
0 | 
0 | 
| T12 | 
0 | 
24668 | 
0 | 
0 | 
| T13 | 
0 | 
183686 | 
0 | 
0 | 
| T14 | 
0 | 
360 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153240669 | 
153239870 | 
0 | 
0 | 
| T2 | 
34040 | 
34039 | 
0 | 
0 | 
| T3 | 
43893 | 
43892 | 
0 | 
0 | 
| T5 | 
15513 | 
15512 | 
0 | 
0 | 
| T6 | 
126206 | 
126205 | 
0 | 
0 | 
| T9 | 
39584 | 
39583 | 
0 | 
0 | 
| T10 | 
111027 | 
111026 | 
0 | 
0 | 
| T11 | 
388164 | 
388163 | 
0 | 
0 | 
| T12 | 
24668 | 
24667 | 
0 | 
0 | 
| T13 | 
183686 | 
183685 | 
0 | 
0 | 
| T14 | 
360 | 
359 | 
0 | 
0 |