Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T11,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T11,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T11,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T11,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T11,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T11,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T11,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T11,T13 |
1 | 0 | Covered | T6,T11,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T11,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T11,T13 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
21591438 |
0 |
0 |
T6 |
126206 |
11851 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
51385 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
5592 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
26785 |
0 |
0 |
T17 |
16351 |
11070 |
0 |
0 |
T18 |
0 |
24 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T36 |
0 |
22984 |
0 |
0 |
T37 |
0 |
147639 |
0 |
0 |
T40 |
0 |
16475 |
0 |
0 |
T47 |
0 |
21938 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
21591438 |
0 |
0 |
T6 |
126206 |
11851 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
51385 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
5592 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
26785 |
0 |
0 |
T17 |
16351 |
11070 |
0 |
0 |
T18 |
0 |
24 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T36 |
0 |
22984 |
0 |
0 |
T37 |
0 |
147639 |
0 |
0 |
T40 |
0 |
16475 |
0 |
0 |
T47 |
0 |
21938 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T11,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T11,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Covered | T6,T11,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T11,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T11,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T11,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T11,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T11,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T11,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T11,T13 |
1 | 0 | Covered | T6,T11,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T11,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T11,T13 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
22705210 |
0 |
0 |
T6 |
126206 |
12380 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
53379 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
6370 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
28309 |
0 |
0 |
T17 |
16351 |
11687 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T36 |
0 |
23790 |
0 |
0 |
T37 |
0 |
157106 |
0 |
0 |
T40 |
0 |
17040 |
0 |
0 |
T47 |
0 |
23398 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
22705210 |
0 |
0 |
T6 |
126206 |
12380 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
53379 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
6370 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
28309 |
0 |
0 |
T17 |
16351 |
11687 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T36 |
0 |
23790 |
0 |
0 |
T37 |
0 |
157106 |
0 |
0 |
T40 |
0 |
17040 |
0 |
0 |
T47 |
0 |
23398 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
120986304 |
0 |
0 |
T2 |
34040 |
34040 |
0 |
0 |
T3 |
43893 |
43632 |
0 |
0 |
T5 |
15513 |
0 |
0 |
0 |
T6 |
126206 |
125233 |
0 |
0 |
T9 |
39584 |
39584 |
0 |
0 |
T10 |
111027 |
110552 |
0 |
0 |
T11 |
388164 |
385984 |
0 |
0 |
T12 |
24668 |
0 |
0 |
0 |
T13 |
183686 |
41594 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
0 |
106907 |
0 |
0 |
T17 |
0 |
16351 |
0 |
0 |
T18 |
0 |
84 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T16,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T16,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T12,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T13,T16,T26 |
1 | 0 | 1 | Covered | T13,T16,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T16,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T16,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T16,T26 |
1 | 0 | Covered | T13,T16,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T16,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T12,T13 |
0 |
0 |
Covered |
T5,T12,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T16,T26 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
6536954 |
0 |
0 |
T13 |
183686 |
49881 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
18807 |
0 |
0 |
T17 |
16351 |
0 |
0 |
0 |
T18 |
84 |
0 |
0 |
0 |
T19 |
0 |
20191 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T26 |
1208 |
804 |
0 |
0 |
T28 |
144 |
0 |
0 |
0 |
T29 |
108544 |
0 |
0 |
0 |
T30 |
110079 |
0 |
0 |
0 |
T38 |
0 |
31616 |
0 |
0 |
T39 |
0 |
42390 |
0 |
0 |
T41 |
0 |
63493 |
0 |
0 |
T57 |
0 |
3529 |
0 |
0 |
T61 |
0 |
23729 |
0 |
0 |
T62 |
0 |
33144 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
30828141 |
0 |
0 |
T5 |
15513 |
14560 |
0 |
0 |
T6 |
126206 |
0 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
0 |
0 |
0 |
T12 |
24668 |
22536 |
0 |
0 |
T13 |
183686 |
133544 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T16 |
275888 |
167824 |
0 |
0 |
T25 |
55453 |
52792 |
0 |
0 |
T26 |
0 |
1208 |
0 |
0 |
T28 |
0 |
144 |
0 |
0 |
T29 |
0 |
104272 |
0 |
0 |
T30 |
0 |
104576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
30828141 |
0 |
0 |
T5 |
15513 |
14560 |
0 |
0 |
T6 |
126206 |
0 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
0 |
0 |
0 |
T12 |
24668 |
22536 |
0 |
0 |
T13 |
183686 |
133544 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T16 |
275888 |
167824 |
0 |
0 |
T25 |
55453 |
52792 |
0 |
0 |
T26 |
0 |
1208 |
0 |
0 |
T28 |
0 |
144 |
0 |
0 |
T29 |
0 |
104272 |
0 |
0 |
T30 |
0 |
104576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
30828141 |
0 |
0 |
T5 |
15513 |
14560 |
0 |
0 |
T6 |
126206 |
0 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
0 |
0 |
0 |
T12 |
24668 |
22536 |
0 |
0 |
T13 |
183686 |
133544 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T16 |
275888 |
167824 |
0 |
0 |
T25 |
55453 |
52792 |
0 |
0 |
T26 |
0 |
1208 |
0 |
0 |
T28 |
0 |
144 |
0 |
0 |
T29 |
0 |
104272 |
0 |
0 |
T30 |
0 |
104576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
6536954 |
0 |
0 |
T13 |
183686 |
49881 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
18807 |
0 |
0 |
T17 |
16351 |
0 |
0 |
0 |
T18 |
84 |
0 |
0 |
0 |
T19 |
0 |
20191 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T26 |
1208 |
804 |
0 |
0 |
T28 |
144 |
0 |
0 |
0 |
T29 |
108544 |
0 |
0 |
0 |
T30 |
110079 |
0 |
0 |
0 |
T38 |
0 |
31616 |
0 |
0 |
T39 |
0 |
42390 |
0 |
0 |
T41 |
0 |
63493 |
0 |
0 |
T57 |
0 |
3529 |
0 |
0 |
T61 |
0 |
23729 |
0 |
0 |
T62 |
0 |
33144 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T16,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T12,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T26 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T16,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T16,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T12,T13 |
0 |
0 |
Covered |
T5,T12,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T16,T26 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
210042 |
0 |
0 |
T13 |
183686 |
1600 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
610 |
0 |
0 |
T17 |
16351 |
0 |
0 |
0 |
T18 |
84 |
0 |
0 |
0 |
T19 |
0 |
650 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T26 |
1208 |
26 |
0 |
0 |
T28 |
144 |
0 |
0 |
0 |
T29 |
108544 |
0 |
0 |
0 |
T30 |
110079 |
0 |
0 |
0 |
T38 |
0 |
1015 |
0 |
0 |
T39 |
0 |
1355 |
0 |
0 |
T41 |
0 |
2046 |
0 |
0 |
T57 |
0 |
112 |
0 |
0 |
T61 |
0 |
761 |
0 |
0 |
T62 |
0 |
1066 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
30828141 |
0 |
0 |
T5 |
15513 |
14560 |
0 |
0 |
T6 |
126206 |
0 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
0 |
0 |
0 |
T12 |
24668 |
22536 |
0 |
0 |
T13 |
183686 |
133544 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T16 |
275888 |
167824 |
0 |
0 |
T25 |
55453 |
52792 |
0 |
0 |
T26 |
0 |
1208 |
0 |
0 |
T28 |
0 |
144 |
0 |
0 |
T29 |
0 |
104272 |
0 |
0 |
T30 |
0 |
104576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
30828141 |
0 |
0 |
T5 |
15513 |
14560 |
0 |
0 |
T6 |
126206 |
0 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
0 |
0 |
0 |
T12 |
24668 |
22536 |
0 |
0 |
T13 |
183686 |
133544 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T16 |
275888 |
167824 |
0 |
0 |
T25 |
55453 |
52792 |
0 |
0 |
T26 |
0 |
1208 |
0 |
0 |
T28 |
0 |
144 |
0 |
0 |
T29 |
0 |
104272 |
0 |
0 |
T30 |
0 |
104576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
30828141 |
0 |
0 |
T5 |
15513 |
14560 |
0 |
0 |
T6 |
126206 |
0 |
0 |
0 |
T9 |
39584 |
0 |
0 |
0 |
T10 |
111027 |
0 |
0 |
0 |
T11 |
388164 |
0 |
0 |
0 |
T12 |
24668 |
22536 |
0 |
0 |
T13 |
183686 |
133544 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T16 |
275888 |
167824 |
0 |
0 |
T25 |
55453 |
52792 |
0 |
0 |
T26 |
0 |
1208 |
0 |
0 |
T28 |
0 |
144 |
0 |
0 |
T29 |
0 |
104272 |
0 |
0 |
T30 |
0 |
104576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153240669 |
210042 |
0 |
0 |
T13 |
183686 |
1600 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T16 |
275888 |
610 |
0 |
0 |
T17 |
16351 |
0 |
0 |
0 |
T18 |
84 |
0 |
0 |
0 |
T19 |
0 |
650 |
0 |
0 |
T25 |
55453 |
0 |
0 |
0 |
T26 |
1208 |
26 |
0 |
0 |
T28 |
144 |
0 |
0 |
0 |
T29 |
108544 |
0 |
0 |
0 |
T30 |
110079 |
0 |
0 |
0 |
T38 |
0 |
1015 |
0 |
0 |
T39 |
0 |
1355 |
0 |
0 |
T41 |
0 |
2046 |
0 |
0 |
T57 |
0 |
112 |
0 |
0 |
T61 |
0 |
761 |
0 |
0 |
T62 |
0 |
1066 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
3357541 |
0 |
0 |
T2 |
20166 |
832 |
0 |
0 |
T3 |
51592 |
832 |
0 |
0 |
T4 |
1029 |
0 |
0 |
0 |
T5 |
120473 |
0 |
0 |
0 |
T6 |
139975 |
3328 |
0 |
0 |
T7 |
1268 |
0 |
0 |
0 |
T8 |
4184 |
839 |
0 |
0 |
T9 |
47040 |
832 |
0 |
0 |
T10 |
560093 |
837 |
0 |
0 |
T11 |
189404 |
8320 |
0 |
0 |
T13 |
0 |
833 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T17 |
0 |
1088 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
454953092 |
0 |
0 |
T1 |
1244 |
1168 |
0 |
0 |
T2 |
20166 |
20076 |
0 |
0 |
T3 |
51592 |
51520 |
0 |
0 |
T4 |
1029 |
979 |
0 |
0 |
T5 |
120473 |
120413 |
0 |
0 |
T6 |
139975 |
139911 |
0 |
0 |
T7 |
1268 |
1200 |
0 |
0 |
T8 |
4184 |
4096 |
0 |
0 |
T9 |
47040 |
46972 |
0 |
0 |
T10 |
560093 |
560024 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
454953092 |
0 |
0 |
T1 |
1244 |
1168 |
0 |
0 |
T2 |
20166 |
20076 |
0 |
0 |
T3 |
51592 |
51520 |
0 |
0 |
T4 |
1029 |
979 |
0 |
0 |
T5 |
120473 |
120413 |
0 |
0 |
T6 |
139975 |
139911 |
0 |
0 |
T7 |
1268 |
1200 |
0 |
0 |
T8 |
4184 |
4096 |
0 |
0 |
T9 |
47040 |
46972 |
0 |
0 |
T10 |
560093 |
560024 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
454953092 |
0 |
0 |
T1 |
1244 |
1168 |
0 |
0 |
T2 |
20166 |
20076 |
0 |
0 |
T3 |
51592 |
51520 |
0 |
0 |
T4 |
1029 |
979 |
0 |
0 |
T5 |
120473 |
120413 |
0 |
0 |
T6 |
139975 |
139911 |
0 |
0 |
T7 |
1268 |
1200 |
0 |
0 |
T8 |
4184 |
4096 |
0 |
0 |
T9 |
47040 |
46972 |
0 |
0 |
T10 |
560093 |
560024 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
3357541 |
0 |
0 |
T2 |
20166 |
832 |
0 |
0 |
T3 |
51592 |
832 |
0 |
0 |
T4 |
1029 |
0 |
0 |
0 |
T5 |
120473 |
0 |
0 |
0 |
T6 |
139975 |
3328 |
0 |
0 |
T7 |
1268 |
0 |
0 |
0 |
T8 |
4184 |
839 |
0 |
0 |
T9 |
47040 |
832 |
0 |
0 |
T10 |
560093 |
837 |
0 |
0 |
T11 |
189404 |
8320 |
0 |
0 |
T13 |
0 |
833 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T17 |
0 |
1088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
454953092 |
0 |
0 |
T1 |
1244 |
1168 |
0 |
0 |
T2 |
20166 |
20076 |
0 |
0 |
T3 |
51592 |
51520 |
0 |
0 |
T4 |
1029 |
979 |
0 |
0 |
T5 |
120473 |
120413 |
0 |
0 |
T6 |
139975 |
139911 |
0 |
0 |
T7 |
1268 |
1200 |
0 |
0 |
T8 |
4184 |
4096 |
0 |
0 |
T9 |
47040 |
46972 |
0 |
0 |
T10 |
560093 |
560024 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
454953092 |
0 |
0 |
T1 |
1244 |
1168 |
0 |
0 |
T2 |
20166 |
20076 |
0 |
0 |
T3 |
51592 |
51520 |
0 |
0 |
T4 |
1029 |
979 |
0 |
0 |
T5 |
120473 |
120413 |
0 |
0 |
T6 |
139975 |
139911 |
0 |
0 |
T7 |
1268 |
1200 |
0 |
0 |
T8 |
4184 |
4096 |
0 |
0 |
T9 |
47040 |
46972 |
0 |
0 |
T10 |
560093 |
560024 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
454953092 |
0 |
0 |
T1 |
1244 |
1168 |
0 |
0 |
T2 |
20166 |
20076 |
0 |
0 |
T3 |
51592 |
51520 |
0 |
0 |
T4 |
1029 |
979 |
0 |
0 |
T5 |
120473 |
120413 |
0 |
0 |
T6 |
139975 |
139911 |
0 |
0 |
T7 |
1268 |
1200 |
0 |
0 |
T8 |
4184 |
4096 |
0 |
0 |
T9 |
47040 |
46972 |
0 |
0 |
T10 |
560093 |
560024 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455041337 |
0 |
0 |
0 |