Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 616108185 3386298 0 0
gen_wmask[1].MaskCheckPortA_A 616108185 3386298 0 0
gen_wmask[2].MaskCheckPortA_A 616108185 3386298 0 0
gen_wmask[3].MaskCheckPortA_A 616108185 3386298 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 616108185 3386298 0 0
T1 466164 1612 0 0
T2 3554 832 0 0
T3 618475 832 0 0
T4 327129 832 0 0
T5 269269 832 0 0
T6 12048 179 0 0
T7 437621 832 0 0
T8 1559 0 0 0
T9 560939 7570 0 0
T10 225504 1600 0 0
T11 185904 832 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 616108185 3386298 0 0
T1 466164 1612 0 0
T2 3554 832 0 0
T3 618475 832 0 0
T4 327129 832 0 0
T5 269269 832 0 0
T6 12048 179 0 0
T7 437621 832 0 0
T8 1559 0 0 0
T9 560939 7570 0 0
T10 225504 1600 0 0
T11 185904 832 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 616108185 3386298 0 0
T1 466164 1612 0 0
T2 3554 832 0 0
T3 618475 832 0 0
T4 327129 832 0 0
T5 269269 832 0 0
T6 12048 179 0 0
T7 437621 832 0 0
T8 1559 0 0 0
T9 560939 7570 0 0
T10 225504 1600 0 0
T11 185904 832 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 616108185 3386298 0 0
T1 466164 1612 0 0
T2 3554 832 0 0
T3 618475 832 0 0
T4 327129 832 0 0
T5 269269 832 0 0
T6 12048 179 0 0
T7 437621 832 0 0
T8 1559 0 0 0
T9 560939 7570 0 0
T10 225504 1600 0 0
T11 185904 832 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 461456909 2121184 0 0
gen_wmask[1].MaskCheckPortA_A 461456909 2121184 0 0
gen_wmask[2].MaskCheckPortA_A 461456909 2121184 0 0
gen_wmask[3].MaskCheckPortA_A 461456909 2121184 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461456909 2121184 0 0
T1 390232 832 0 0
T2 3554 832 0 0
T3 550093 832 0 0
T4 246775 832 0 0
T5 119889 832 0 0
T6 8582 27 0 0
T7 366197 832 0 0
T8 1559 0 0 0
T9 213513 6656 0 0
T10 181644 1600 0 0
T11 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461456909 2121184 0 0
T1 390232 832 0 0
T2 3554 832 0 0
T3 550093 832 0 0
T4 246775 832 0 0
T5 119889 832 0 0
T6 8582 27 0 0
T7 366197 832 0 0
T8 1559 0 0 0
T9 213513 6656 0 0
T10 181644 1600 0 0
T11 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461456909 2121184 0 0
T1 390232 832 0 0
T2 3554 832 0 0
T3 550093 832 0 0
T4 246775 832 0 0
T5 119889 832 0 0
T6 8582 27 0 0
T7 366197 832 0 0
T8 1559 0 0 0
T9 213513 6656 0 0
T10 181644 1600 0 0
T11 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 461456909 2121184 0 0
T1 390232 832 0 0
T2 3554 832 0 0
T3 550093 832 0 0
T4 246775 832 0 0
T5 119889 832 0 0
T6 8582 27 0 0
T7 366197 832 0 0
T8 1559 0 0 0
T9 213513 6656 0 0
T10 181644 1600 0 0
T11 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T6,T9
0 Covered T1,T3,T4


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T6,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 154651276 1265114 0 0
gen_wmask[1].MaskCheckPortA_A 154651276 1265114 0 0
gen_wmask[2].MaskCheckPortA_A 154651276 1265114 0 0
gen_wmask[3].MaskCheckPortA_A 154651276 1265114 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 154651276 1265114 0 0
T1 75932 780 0 0
T3 68382 0 0 0
T4 80354 0 0 0
T5 149380 0 0 0
T6 3466 152 0 0
T7 71424 0 0 0
T9 347426 914 0 0
T10 43860 0 0 0
T11 185904 0 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 154651276 1265114 0 0
T1 75932 780 0 0
T3 68382 0 0 0
T4 80354 0 0 0
T5 149380 0 0 0
T6 3466 152 0 0
T7 71424 0 0 0
T9 347426 914 0 0
T10 43860 0 0 0
T11 185904 0 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 154651276 1265114 0 0
T1 75932 780 0 0
T3 68382 0 0 0
T4 80354 0 0 0
T5 149380 0 0 0
T6 3466 152 0 0
T7 71424 0 0 0
T9 347426 914 0 0
T10 43860 0 0 0
T11 185904 0 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 154651276 1265114 0 0
T1 75932 780 0 0
T3 68382 0 0 0
T4 80354 0 0 0
T5 149380 0 0 0
T6 3466 152 0 0
T7 71424 0 0 0
T9 347426 914 0 0
T10 43860 0 0 0
T11 185904 0 0 0
T12 4421 266 0 0
T14 0 10330 0 0
T29 0 2 0 0
T30 0 2773 0 0
T31 0 4724 0 0
T44 0 3992 0 0
T55 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%