Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
22749616 |
0 |
0 |
T1 |
75932 |
1988 |
0 |
0 |
T3 |
68382 |
13872 |
0 |
0 |
T4 |
80354 |
1812 |
0 |
0 |
T5 |
149380 |
30028 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
57600 |
0 |
0 |
T10 |
43860 |
23209 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T14 |
0 |
149409 |
0 |
0 |
T46 |
0 |
9597 |
0 |
0 |
T52 |
0 |
974 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
22749616 |
0 |
0 |
T1 |
75932 |
1988 |
0 |
0 |
T3 |
68382 |
13872 |
0 |
0 |
T4 |
80354 |
1812 |
0 |
0 |
T5 |
149380 |
30028 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
57600 |
0 |
0 |
T10 |
43860 |
23209 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T14 |
0 |
149409 |
0 |
0 |
T46 |
0 |
9597 |
0 |
0 |
T52 |
0 |
974 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
23913009 |
0 |
0 |
T1 |
75932 |
2048 |
0 |
0 |
T3 |
68382 |
14778 |
0 |
0 |
T4 |
80354 |
2064 |
0 |
0 |
T5 |
149380 |
30992 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
59614 |
0 |
0 |
T10 |
43860 |
23984 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T14 |
0 |
158374 |
0 |
0 |
T46 |
0 |
10359 |
0 |
0 |
T52 |
0 |
1034 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
23913009 |
0 |
0 |
T1 |
75932 |
2048 |
0 |
0 |
T3 |
68382 |
14778 |
0 |
0 |
T4 |
80354 |
2064 |
0 |
0 |
T5 |
149380 |
30992 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
59614 |
0 |
0 |
T10 |
43860 |
23984 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T14 |
0 |
158374 |
0 |
0 |
T46 |
0 |
10359 |
0 |
0 |
T52 |
0 |
1034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
123133257 |
0 |
0 |
T1 |
75932 |
75932 |
0 |
0 |
T3 |
68382 |
68382 |
0 |
0 |
T4 |
80354 |
80076 |
0 |
0 |
T5 |
149380 |
149380 |
0 |
0 |
T6 |
3466 |
0 |
0 |
0 |
T7 |
71424 |
71424 |
0 |
0 |
T9 |
347426 |
343710 |
0 |
0 |
T10 |
43860 |
43376 |
0 |
0 |
T11 |
185904 |
185904 |
0 |
0 |
T12 |
4421 |
0 |
0 |
0 |
T13 |
0 |
10368 |
0 |
0 |
T14 |
0 |
838608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T12,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T12,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T12,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T12,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T12,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T12,T14 |
1 | 0 | 1 | Covered | T6,T12,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T12,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T12,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T12,T14 |
1 | 0 | Covered | T6,T12,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T12,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T12,T14 |
0 |
0 |
Covered |
T6,T12,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T12,T14 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
6114039 |
0 |
0 |
T6 |
3466 |
850 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
1530 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
45825 |
0 |
0 |
T28 |
19143 |
0 |
0 |
0 |
T29 |
0 |
254 |
0 |
0 |
T30 |
0 |
30619 |
0 |
0 |
T31 |
0 |
23767 |
0 |
0 |
T33 |
0 |
38 |
0 |
0 |
T34 |
0 |
18783 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
T56 |
0 |
8533 |
0 |
0 |
T57 |
0 |
15961 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
30143803 |
0 |
0 |
T6 |
3466 |
2816 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
4304 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
122072 |
0 |
0 |
T28 |
19143 |
18408 |
0 |
0 |
T29 |
0 |
440 |
0 |
0 |
T30 |
0 |
225984 |
0 |
0 |
T31 |
0 |
49728 |
0 |
0 |
T32 |
0 |
16640 |
0 |
0 |
T33 |
0 |
1112 |
0 |
0 |
T34 |
0 |
53736 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
30143803 |
0 |
0 |
T6 |
3466 |
2816 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
4304 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
122072 |
0 |
0 |
T28 |
19143 |
18408 |
0 |
0 |
T29 |
0 |
440 |
0 |
0 |
T30 |
0 |
225984 |
0 |
0 |
T31 |
0 |
49728 |
0 |
0 |
T32 |
0 |
16640 |
0 |
0 |
T33 |
0 |
1112 |
0 |
0 |
T34 |
0 |
53736 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
30143803 |
0 |
0 |
T6 |
3466 |
2816 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
4304 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
122072 |
0 |
0 |
T28 |
19143 |
18408 |
0 |
0 |
T29 |
0 |
440 |
0 |
0 |
T30 |
0 |
225984 |
0 |
0 |
T31 |
0 |
49728 |
0 |
0 |
T32 |
0 |
16640 |
0 |
0 |
T33 |
0 |
1112 |
0 |
0 |
T34 |
0 |
53736 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
6114039 |
0 |
0 |
T6 |
3466 |
850 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
1530 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
45825 |
0 |
0 |
T28 |
19143 |
0 |
0 |
0 |
T29 |
0 |
254 |
0 |
0 |
T30 |
0 |
30619 |
0 |
0 |
T31 |
0 |
23767 |
0 |
0 |
T33 |
0 |
38 |
0 |
0 |
T34 |
0 |
18783 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
T56 |
0 |
8533 |
0 |
0 |
T57 |
0 |
15961 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T12,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T12,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T12,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T12,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T12,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T12,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T12,T14 |
0 |
0 |
Covered |
T6,T12,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T12,T14 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
196512 |
0 |
0 |
T6 |
3466 |
27 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
51 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
1474 |
0 |
0 |
T28 |
19143 |
0 |
0 |
0 |
T29 |
0 |
9 |
0 |
0 |
T30 |
0 |
992 |
0 |
0 |
T31 |
0 |
757 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
603 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
T56 |
0 |
277 |
0 |
0 |
T57 |
0 |
519 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
30143803 |
0 |
0 |
T6 |
3466 |
2816 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
4304 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
122072 |
0 |
0 |
T28 |
19143 |
18408 |
0 |
0 |
T29 |
0 |
440 |
0 |
0 |
T30 |
0 |
225984 |
0 |
0 |
T31 |
0 |
49728 |
0 |
0 |
T32 |
0 |
16640 |
0 |
0 |
T33 |
0 |
1112 |
0 |
0 |
T34 |
0 |
53736 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
30143803 |
0 |
0 |
T6 |
3466 |
2816 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
4304 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
122072 |
0 |
0 |
T28 |
19143 |
18408 |
0 |
0 |
T29 |
0 |
440 |
0 |
0 |
T30 |
0 |
225984 |
0 |
0 |
T31 |
0 |
49728 |
0 |
0 |
T32 |
0 |
16640 |
0 |
0 |
T33 |
0 |
1112 |
0 |
0 |
T34 |
0 |
53736 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
30143803 |
0 |
0 |
T6 |
3466 |
2816 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
4304 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
122072 |
0 |
0 |
T28 |
19143 |
18408 |
0 |
0 |
T29 |
0 |
440 |
0 |
0 |
T30 |
0 |
225984 |
0 |
0 |
T31 |
0 |
49728 |
0 |
0 |
T32 |
0 |
16640 |
0 |
0 |
T33 |
0 |
1112 |
0 |
0 |
T34 |
0 |
53736 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154651276 |
196512 |
0 |
0 |
T6 |
3466 |
27 |
0 |
0 |
T7 |
71424 |
0 |
0 |
0 |
T9 |
347426 |
0 |
0 |
0 |
T10 |
43860 |
0 |
0 |
0 |
T11 |
185904 |
0 |
0 |
0 |
T12 |
4421 |
51 |
0 |
0 |
T13 |
10464 |
0 |
0 |
0 |
T14 |
969305 |
1474 |
0 |
0 |
T28 |
19143 |
0 |
0 |
0 |
T29 |
0 |
9 |
0 |
0 |
T30 |
0 |
992 |
0 |
0 |
T31 |
0 |
757 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
603 |
0 |
0 |
T53 |
35217 |
0 |
0 |
0 |
T56 |
0 |
277 |
0 |
0 |
T57 |
0 |
519 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
3054574 |
0 |
0 |
T1 |
390232 |
832 |
0 |
0 |
T2 |
3554 |
832 |
0 |
0 |
T3 |
550093 |
832 |
0 |
0 |
T4 |
246775 |
832 |
0 |
0 |
T5 |
119889 |
832 |
0 |
0 |
T6 |
8582 |
0 |
0 |
0 |
T7 |
366197 |
2496 |
0 |
0 |
T8 |
1559 |
0 |
0 |
0 |
T9 |
213513 |
6656 |
0 |
0 |
T10 |
181644 |
1600 |
0 |
0 |
T11 |
0 |
838 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
461373320 |
0 |
0 |
T1 |
390232 |
390165 |
0 |
0 |
T2 |
3554 |
3478 |
0 |
0 |
T3 |
550093 |
550014 |
0 |
0 |
T4 |
246775 |
246690 |
0 |
0 |
T5 |
119889 |
119880 |
0 |
0 |
T6 |
8582 |
8514 |
0 |
0 |
T7 |
366197 |
366111 |
0 |
0 |
T8 |
1559 |
1486 |
0 |
0 |
T9 |
213513 |
213429 |
0 |
0 |
T10 |
181644 |
181592 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
461373320 |
0 |
0 |
T1 |
390232 |
390165 |
0 |
0 |
T2 |
3554 |
3478 |
0 |
0 |
T3 |
550093 |
550014 |
0 |
0 |
T4 |
246775 |
246690 |
0 |
0 |
T5 |
119889 |
119880 |
0 |
0 |
T6 |
8582 |
8514 |
0 |
0 |
T7 |
366197 |
366111 |
0 |
0 |
T8 |
1559 |
1486 |
0 |
0 |
T9 |
213513 |
213429 |
0 |
0 |
T10 |
181644 |
181592 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
461373320 |
0 |
0 |
T1 |
390232 |
390165 |
0 |
0 |
T2 |
3554 |
3478 |
0 |
0 |
T3 |
550093 |
550014 |
0 |
0 |
T4 |
246775 |
246690 |
0 |
0 |
T5 |
119889 |
119880 |
0 |
0 |
T6 |
8582 |
8514 |
0 |
0 |
T7 |
366197 |
366111 |
0 |
0 |
T8 |
1559 |
1486 |
0 |
0 |
T9 |
213513 |
213429 |
0 |
0 |
T10 |
181644 |
181592 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
3054574 |
0 |
0 |
T1 |
390232 |
832 |
0 |
0 |
T2 |
3554 |
832 |
0 |
0 |
T3 |
550093 |
832 |
0 |
0 |
T4 |
246775 |
832 |
0 |
0 |
T5 |
119889 |
832 |
0 |
0 |
T6 |
8582 |
0 |
0 |
0 |
T7 |
366197 |
2496 |
0 |
0 |
T8 |
1559 |
0 |
0 |
0 |
T9 |
213513 |
6656 |
0 |
0 |
T10 |
181644 |
1600 |
0 |
0 |
T11 |
0 |
838 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
461373320 |
0 |
0 |
T1 |
390232 |
390165 |
0 |
0 |
T2 |
3554 |
3478 |
0 |
0 |
T3 |
550093 |
550014 |
0 |
0 |
T4 |
246775 |
246690 |
0 |
0 |
T5 |
119889 |
119880 |
0 |
0 |
T6 |
8582 |
8514 |
0 |
0 |
T7 |
366197 |
366111 |
0 |
0 |
T8 |
1559 |
1486 |
0 |
0 |
T9 |
213513 |
213429 |
0 |
0 |
T10 |
181644 |
181592 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
461373320 |
0 |
0 |
T1 |
390232 |
390165 |
0 |
0 |
T2 |
3554 |
3478 |
0 |
0 |
T3 |
550093 |
550014 |
0 |
0 |
T4 |
246775 |
246690 |
0 |
0 |
T5 |
119889 |
119880 |
0 |
0 |
T6 |
8582 |
8514 |
0 |
0 |
T7 |
366197 |
366111 |
0 |
0 |
T8 |
1559 |
1486 |
0 |
0 |
T9 |
213513 |
213429 |
0 |
0 |
T10 |
181644 |
181592 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
461373320 |
0 |
0 |
T1 |
390232 |
390165 |
0 |
0 |
T2 |
3554 |
3478 |
0 |
0 |
T3 |
550093 |
550014 |
0 |
0 |
T4 |
246775 |
246690 |
0 |
0 |
T5 |
119889 |
119880 |
0 |
0 |
T6 |
8582 |
8514 |
0 |
0 |
T7 |
366197 |
366111 |
0 |
0 |
T8 |
1559 |
1486 |
0 |
0 |
T9 |
213513 |
213429 |
0 |
0 |
T10 |
181644 |
181592 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461456909 |
0 |
0 |
0 |