Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 548587434 3149625 0 0
gen_wmask[1].MaskCheckPortA_A 548587434 3149625 0 0
gen_wmask[2].MaskCheckPortA_A 548587434 3149625 0 0
gen_wmask[3].MaskCheckPortA_A 548587434 3149625 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 548587434 3149625 0 0
T1 839493 7699 0 0
T2 24417 832 0 0
T3 247743 1204 0 0
T4 1146 0 0 0
T5 906259 4713 0 0
T6 1549 0 0 0
T7 24168 205 0 0
T8 501262 832 0 0
T9 1053 0 0 0
T10 73178 832 0 0
T11 17850 832 0 0
T12 617 0 0 0
T13 107840 832 0 0
T14 0 832 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 548587434 3149625 0 0
T1 839493 7699 0 0
T2 24417 832 0 0
T3 247743 1204 0 0
T4 1146 0 0 0
T5 906259 4713 0 0
T6 1549 0 0 0
T7 24168 205 0 0
T8 501262 832 0 0
T9 1053 0 0 0
T10 73178 832 0 0
T11 17850 832 0 0
T12 617 0 0 0
T13 107840 832 0 0
T14 0 832 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 548587434 3149625 0 0
T1 839493 7699 0 0
T2 24417 832 0 0
T3 247743 1204 0 0
T4 1146 0 0 0
T5 906259 4713 0 0
T6 1549 0 0 0
T7 24168 205 0 0
T8 501262 832 0 0
T9 1053 0 0 0
T10 73178 832 0 0
T11 17850 832 0 0
T12 617 0 0 0
T13 107840 832 0 0
T14 0 832 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 548587434 3149625 0 0
T1 839493 7699 0 0
T2 24417 832 0 0
T3 247743 1204 0 0
T4 1146 0 0 0
T5 906259 4713 0 0
T6 1549 0 0 0
T7 24168 205 0 0
T8 501262 832 0 0
T9 1053 0 0 0
T10 73178 832 0 0
T11 17850 832 0 0
T12 617 0 0 0
T13 107840 832 0 0
T14 0 832 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 405093215 1992061 0 0
gen_wmask[1].MaskCheckPortA_A 405093215 1992061 0 0
gen_wmask[2].MaskCheckPortA_A 405093215 1992061 0 0
gen_wmask[3].MaskCheckPortA_A 405093215 1992061 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 405093215 1992061 0 0
T1 268364 6656 0 0
T2 7877 832 0 0
T3 216893 351 0 0
T4 1146 0 0 0
T5 795737 1627 0 0
T6 1549 0 0 0
T7 21728 17 0 0
T8 418272 832 0 0
T9 1053 0 0 0
T10 34745 832 0 0
T11 0 832 0 0
T13 0 832 0 0
T14 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 405093215 1992061 0 0
T1 268364 6656 0 0
T2 7877 832 0 0
T3 216893 351 0 0
T4 1146 0 0 0
T5 795737 1627 0 0
T6 1549 0 0 0
T7 21728 17 0 0
T8 418272 832 0 0
T9 1053 0 0 0
T10 34745 832 0 0
T11 0 832 0 0
T13 0 832 0 0
T14 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 405093215 1992061 0 0
T1 268364 6656 0 0
T2 7877 832 0 0
T3 216893 351 0 0
T4 1146 0 0 0
T5 795737 1627 0 0
T6 1549 0 0 0
T7 21728 17 0 0
T8 418272 832 0 0
T9 1053 0 0 0
T10 34745 832 0 0
T11 0 832 0 0
T13 0 832 0 0
T14 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 405093215 1992061 0 0
T1 268364 6656 0 0
T2 7877 832 0 0
T3 216893 351 0 0
T4 1146 0 0 0
T5 795737 1627 0 0
T6 1549 0 0 0
T7 21728 17 0 0
T8 418272 832 0 0
T9 1053 0 0 0
T10 34745 832 0 0
T11 0 832 0 0
T13 0 832 0 0
T14 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 143494219 1157564 0 0
gen_wmask[1].MaskCheckPortA_A 143494219 1157564 0 0
gen_wmask[2].MaskCheckPortA_A 143494219 1157564 0 0
gen_wmask[3].MaskCheckPortA_A 143494219 1157564 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 143494219 1157564 0 0
T1 571129 1043 0 0
T2 16540 0 0 0
T3 30850 853 0 0
T5 110522 3086 0 0
T7 2440 188 0 0
T8 82990 0 0 0
T10 38433 0 0 0
T11 17850 0 0 0
T12 617 0 0 0
T13 107840 0 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 143494219 1157564 0 0
T1 571129 1043 0 0
T2 16540 0 0 0
T3 30850 853 0 0
T5 110522 3086 0 0
T7 2440 188 0 0
T8 82990 0 0 0
T10 38433 0 0 0
T11 17850 0 0 0
T12 617 0 0 0
T13 107840 0 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 143494219 1157564 0 0
T1 571129 1043 0 0
T2 16540 0 0 0
T3 30850 853 0 0
T5 110522 3086 0 0
T7 2440 188 0 0
T8 82990 0 0 0
T10 38433 0 0 0
T11 17850 0 0 0
T12 617 0 0 0
T13 107840 0 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 143494219 1157564 0 0
T1 571129 1043 0 0
T2 16540 0 0 0
T3 30850 853 0 0
T5 110522 3086 0 0
T7 2440 188 0 0
T8 82990 0 0 0
T10 38433 0 0 0
T11 17850 0 0 0
T12 617 0 0 0
T13 107840 0 0 0
T16 0 1491 0 0
T27 0 1892 0 0
T28 0 195 0 0
T29 0 1079 0 0
T31 0 3784 0 0
T42 0 10 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%