Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
21039513 |
0 |
0 |
T1 |
571129 |
153279 |
0 |
0 |
T2 |
16540 |
15413 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
1932 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
27854 |
0 |
0 |
T14 |
0 |
49042 |
0 |
0 |
T15 |
0 |
13734 |
0 |
0 |
T16 |
0 |
19136 |
0 |
0 |
T25 |
0 |
8430 |
0 |
0 |
T29 |
0 |
20610 |
0 |
0 |
T45 |
0 |
11187 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
21039513 |
0 |
0 |
T1 |
571129 |
153279 |
0 |
0 |
T2 |
16540 |
15413 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
1932 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
27854 |
0 |
0 |
T14 |
0 |
49042 |
0 |
0 |
T15 |
0 |
13734 |
0 |
0 |
T16 |
0 |
19136 |
0 |
0 |
T25 |
0 |
8430 |
0 |
0 |
T29 |
0 |
20610 |
0 |
0 |
T45 |
0 |
11187 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T8 |
1 | 0 | 1 | Covered | T1,T2,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
22116153 |
0 |
0 |
T1 |
571129 |
159495 |
0 |
0 |
T2 |
16540 |
16284 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
2058 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
29696 |
0 |
0 |
T14 |
0 |
53054 |
0 |
0 |
T15 |
0 |
14493 |
0 |
0 |
T16 |
0 |
19930 |
0 |
0 |
T25 |
0 |
8734 |
0 |
0 |
T29 |
0 |
21510 |
0 |
0 |
T45 |
0 |
12178 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
22116153 |
0 |
0 |
T1 |
571129 |
159495 |
0 |
0 |
T2 |
16540 |
16284 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
2058 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
29696 |
0 |
0 |
T14 |
0 |
53054 |
0 |
0 |
T15 |
0 |
14493 |
0 |
0 |
T16 |
0 |
19930 |
0 |
0 |
T25 |
0 |
8734 |
0 |
0 |
T29 |
0 |
21510 |
0 |
0 |
T45 |
0 |
12178 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
112969055 |
0 |
0 |
T1 |
571129 |
568058 |
0 |
0 |
T2 |
16540 |
16540 |
0 |
0 |
T3 |
30850 |
0 |
0 |
0 |
T5 |
110522 |
0 |
0 |
0 |
T7 |
2440 |
0 |
0 |
0 |
T8 |
82990 |
82990 |
0 |
0 |
T10 |
38433 |
37616 |
0 |
0 |
T11 |
17850 |
17836 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
107840 |
0 |
0 |
T14 |
0 |
97422 |
0 |
0 |
T15 |
0 |
14797 |
0 |
0 |
T16 |
0 |
159895 |
0 |
0 |
T17 |
0 |
4256 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T7 |
1 | 0 | 1 | Covered | T3,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T7 |
0 |
0 |
Covered |
T3,T5,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
5599518 |
0 |
0 |
T3 |
30850 |
10808 |
0 |
0 |
T5 |
110522 |
50572 |
0 |
0 |
T7 |
2440 |
502 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
23644 |
0 |
0 |
T27 |
0 |
33744 |
0 |
0 |
T28 |
0 |
38 |
0 |
0 |
T29 |
0 |
11144 |
0 |
0 |
T31 |
0 |
29300 |
0 |
0 |
T32 |
0 |
17339 |
0 |
0 |
T47 |
0 |
51514 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
29256605 |
0 |
0 |
T3 |
30850 |
30488 |
0 |
0 |
T5 |
110522 |
105216 |
0 |
0 |
T7 |
2440 |
2440 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
504 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
62072 |
0 |
0 |
T27 |
0 |
178760 |
0 |
0 |
T28 |
0 |
1888 |
0 |
0 |
T29 |
0 |
79296 |
0 |
0 |
T31 |
0 |
188480 |
0 |
0 |
T32 |
0 |
182008 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
29256605 |
0 |
0 |
T3 |
30850 |
30488 |
0 |
0 |
T5 |
110522 |
105216 |
0 |
0 |
T7 |
2440 |
2440 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
504 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
62072 |
0 |
0 |
T27 |
0 |
178760 |
0 |
0 |
T28 |
0 |
1888 |
0 |
0 |
T29 |
0 |
79296 |
0 |
0 |
T31 |
0 |
188480 |
0 |
0 |
T32 |
0 |
182008 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
29256605 |
0 |
0 |
T3 |
30850 |
30488 |
0 |
0 |
T5 |
110522 |
105216 |
0 |
0 |
T7 |
2440 |
2440 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
504 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
62072 |
0 |
0 |
T27 |
0 |
178760 |
0 |
0 |
T28 |
0 |
1888 |
0 |
0 |
T29 |
0 |
79296 |
0 |
0 |
T31 |
0 |
188480 |
0 |
0 |
T32 |
0 |
182008 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
5599518 |
0 |
0 |
T3 |
30850 |
10808 |
0 |
0 |
T5 |
110522 |
50572 |
0 |
0 |
T7 |
2440 |
502 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
23644 |
0 |
0 |
T27 |
0 |
33744 |
0 |
0 |
T28 |
0 |
38 |
0 |
0 |
T29 |
0 |
11144 |
0 |
0 |
T31 |
0 |
29300 |
0 |
0 |
T32 |
0 |
17339 |
0 |
0 |
T47 |
0 |
51514 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T5,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T5,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T7 |
0 |
0 |
Covered |
T3,T5,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
179965 |
0 |
0 |
T3 |
30850 |
351 |
0 |
0 |
T5 |
110522 |
1627 |
0 |
0 |
T7 |
2440 |
17 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
757 |
0 |
0 |
T27 |
0 |
1084 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
356 |
0 |
0 |
T31 |
0 |
946 |
0 |
0 |
T32 |
0 |
558 |
0 |
0 |
T47 |
0 |
1654 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
29256605 |
0 |
0 |
T3 |
30850 |
30488 |
0 |
0 |
T5 |
110522 |
105216 |
0 |
0 |
T7 |
2440 |
2440 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
504 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
62072 |
0 |
0 |
T27 |
0 |
178760 |
0 |
0 |
T28 |
0 |
1888 |
0 |
0 |
T29 |
0 |
79296 |
0 |
0 |
T31 |
0 |
188480 |
0 |
0 |
T32 |
0 |
182008 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
29256605 |
0 |
0 |
T3 |
30850 |
30488 |
0 |
0 |
T5 |
110522 |
105216 |
0 |
0 |
T7 |
2440 |
2440 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
504 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
62072 |
0 |
0 |
T27 |
0 |
178760 |
0 |
0 |
T28 |
0 |
1888 |
0 |
0 |
T29 |
0 |
79296 |
0 |
0 |
T31 |
0 |
188480 |
0 |
0 |
T32 |
0 |
182008 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
29256605 |
0 |
0 |
T3 |
30850 |
30488 |
0 |
0 |
T5 |
110522 |
105216 |
0 |
0 |
T7 |
2440 |
2440 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
504 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
62072 |
0 |
0 |
T27 |
0 |
178760 |
0 |
0 |
T28 |
0 |
1888 |
0 |
0 |
T29 |
0 |
79296 |
0 |
0 |
T31 |
0 |
188480 |
0 |
0 |
T32 |
0 |
182008 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143494219 |
179965 |
0 |
0 |
T3 |
30850 |
351 |
0 |
0 |
T5 |
110522 |
1627 |
0 |
0 |
T7 |
2440 |
17 |
0 |
0 |
T8 |
82990 |
0 |
0 |
0 |
T10 |
38433 |
0 |
0 |
0 |
T11 |
17850 |
0 |
0 |
0 |
T12 |
617 |
0 |
0 |
0 |
T13 |
107840 |
0 |
0 |
0 |
T14 |
97960 |
0 |
0 |
0 |
T15 |
14797 |
0 |
0 |
0 |
T16 |
0 |
757 |
0 |
0 |
T27 |
0 |
1084 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
356 |
0 |
0 |
T31 |
0 |
946 |
0 |
0 |
T32 |
0 |
558 |
0 |
0 |
T47 |
0 |
1654 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T10,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
2979527 |
0 |
0 |
T1 |
268364 |
21187 |
0 |
0 |
T2 |
7877 |
832 |
0 |
0 |
T3 |
216893 |
0 |
0 |
0 |
T4 |
1146 |
0 |
0 |
0 |
T5 |
795737 |
0 |
0 |
0 |
T6 |
1549 |
0 |
0 |
0 |
T7 |
21728 |
0 |
0 |
0 |
T8 |
418272 |
832 |
0 |
0 |
T9 |
1053 |
0 |
0 |
0 |
T10 |
34745 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
7028 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
405005635 |
0 |
0 |
T1 |
268364 |
268272 |
0 |
0 |
T2 |
7877 |
7802 |
0 |
0 |
T3 |
216893 |
216812 |
0 |
0 |
T4 |
1146 |
1086 |
0 |
0 |
T5 |
795737 |
795641 |
0 |
0 |
T6 |
1549 |
1499 |
0 |
0 |
T7 |
21728 |
21645 |
0 |
0 |
T8 |
418272 |
418216 |
0 |
0 |
T9 |
1053 |
955 |
0 |
0 |
T10 |
34745 |
34673 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
405005635 |
0 |
0 |
T1 |
268364 |
268272 |
0 |
0 |
T2 |
7877 |
7802 |
0 |
0 |
T3 |
216893 |
216812 |
0 |
0 |
T4 |
1146 |
1086 |
0 |
0 |
T5 |
795737 |
795641 |
0 |
0 |
T6 |
1549 |
1499 |
0 |
0 |
T7 |
21728 |
21645 |
0 |
0 |
T8 |
418272 |
418216 |
0 |
0 |
T9 |
1053 |
955 |
0 |
0 |
T10 |
34745 |
34673 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
405005635 |
0 |
0 |
T1 |
268364 |
268272 |
0 |
0 |
T2 |
7877 |
7802 |
0 |
0 |
T3 |
216893 |
216812 |
0 |
0 |
T4 |
1146 |
1086 |
0 |
0 |
T5 |
795737 |
795641 |
0 |
0 |
T6 |
1549 |
1499 |
0 |
0 |
T7 |
21728 |
21645 |
0 |
0 |
T8 |
418272 |
418216 |
0 |
0 |
T9 |
1053 |
955 |
0 |
0 |
T10 |
34745 |
34673 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
2979527 |
0 |
0 |
T1 |
268364 |
21187 |
0 |
0 |
T2 |
7877 |
832 |
0 |
0 |
T3 |
216893 |
0 |
0 |
0 |
T4 |
1146 |
0 |
0 |
0 |
T5 |
795737 |
0 |
0 |
0 |
T6 |
1549 |
0 |
0 |
0 |
T7 |
21728 |
0 |
0 |
0 |
T8 |
418272 |
832 |
0 |
0 |
T9 |
1053 |
0 |
0 |
0 |
T10 |
34745 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
7028 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
405005635 |
0 |
0 |
T1 |
268364 |
268272 |
0 |
0 |
T2 |
7877 |
7802 |
0 |
0 |
T3 |
216893 |
216812 |
0 |
0 |
T4 |
1146 |
1086 |
0 |
0 |
T5 |
795737 |
795641 |
0 |
0 |
T6 |
1549 |
1499 |
0 |
0 |
T7 |
21728 |
21645 |
0 |
0 |
T8 |
418272 |
418216 |
0 |
0 |
T9 |
1053 |
955 |
0 |
0 |
T10 |
34745 |
34673 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
405005635 |
0 |
0 |
T1 |
268364 |
268272 |
0 |
0 |
T2 |
7877 |
7802 |
0 |
0 |
T3 |
216893 |
216812 |
0 |
0 |
T4 |
1146 |
1086 |
0 |
0 |
T5 |
795737 |
795641 |
0 |
0 |
T6 |
1549 |
1499 |
0 |
0 |
T7 |
21728 |
21645 |
0 |
0 |
T8 |
418272 |
418216 |
0 |
0 |
T9 |
1053 |
955 |
0 |
0 |
T10 |
34745 |
34673 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
405005635 |
0 |
0 |
T1 |
268364 |
268272 |
0 |
0 |
T2 |
7877 |
7802 |
0 |
0 |
T3 |
216893 |
216812 |
0 |
0 |
T4 |
1146 |
1086 |
0 |
0 |
T5 |
795737 |
795641 |
0 |
0 |
T6 |
1549 |
1499 |
0 |
0 |
T7 |
21728 |
21645 |
0 |
0 |
T8 |
418272 |
418216 |
0 |
0 |
T9 |
1053 |
955 |
0 |
0 |
T10 |
34745 |
34673 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405093215 |
0 |
0 |
0 |