Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 634426443 3259888 0 0
gen_wmask[1].MaskCheckPortA_A 634426443 3259888 0 0
gen_wmask[2].MaskCheckPortA_A 634426443 3259888 0 0
gen_wmask[3].MaskCheckPortA_A 634426443 3259888 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 634426443 3259888 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 480286 2180 0 0
T7 16167 252 0 0
T8 66001 0 0 0
T9 13817 832 0 0
T10 481302 832 0 0
T11 327529 4678 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 115 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 634426443 3259888 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 480286 2180 0 0
T7 16167 252 0 0
T8 66001 0 0 0
T9 13817 832 0 0
T10 481302 832 0 0
T11 327529 4678 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 115 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 634426443 3259888 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 480286 2180 0 0
T7 16167 252 0 0
T8 66001 0 0 0
T9 13817 832 0 0
T10 481302 832 0 0
T11 327529 4678 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 115 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 634426443 3259888 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 480286 2180 0 0
T7 16167 252 0 0
T8 66001 0 0 0
T9 13817 832 0 0
T10 481302 832 0 0
T11 327529 4678 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 115 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 484453657 2063767 0 0
gen_wmask[1].MaskCheckPortA_A 484453657 2063767 0 0
gen_wmask[2].MaskCheckPortA_A 484453657 2063767 0 0
gen_wmask[3].MaskCheckPortA_A 484453657 2063767 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484453657 2063767 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 427224 604 0 0
T7 12687 39 0 0
T8 19888 0 0 0
T9 7055 832 0 0
T10 413621 832 0 0
T11 0 4160 0 0
T27 0 47 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484453657 2063767 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 427224 604 0 0
T7 12687 39 0 0
T8 19888 0 0 0
T9 7055 832 0 0
T10 413621 832 0 0
T11 0 4160 0 0
T27 0 47 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484453657 2063767 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 427224 604 0 0
T7 12687 39 0 0
T8 19888 0 0 0
T9 7055 832 0 0
T10 413621 832 0 0
T11 0 4160 0 0
T27 0 47 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484453657 2063767 0 0
T1 71991 832 0 0
T2 4863 0 0 0
T3 22587 832 0 0
T4 321724 832 0 0
T5 162923 832 0 0
T6 427224 604 0 0
T7 12687 39 0 0
T8 19888 0 0 0
T9 7055 832 0 0
T10 413621 832 0 0
T11 0 4160 0 0
T27 0 47 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T6,T7,T27
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T6,T7,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 149972786 1196121 0 0
gen_wmask[1].MaskCheckPortA_A 149972786 1196121 0 0
gen_wmask[2].MaskCheckPortA_A 149972786 1196121 0 0
gen_wmask[3].MaskCheckPortA_A 149972786 1196121 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149972786 1196121 0 0
T6 53062 1576 0 0
T7 3480 213 0 0
T8 46113 0 0 0
T9 6762 0 0 0
T10 67681 0 0 0
T11 327529 518 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 68 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149972786 1196121 0 0
T6 53062 1576 0 0
T7 3480 213 0 0
T8 46113 0 0 0
T9 6762 0 0 0
T10 67681 0 0 0
T11 327529 518 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 68 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149972786 1196121 0 0
T6 53062 1576 0 0
T7 3480 213 0 0
T8 46113 0 0 0
T9 6762 0 0 0
T10 67681 0 0 0
T11 327529 518 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 68 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149972786 1196121 0 0
T6 53062 1576 0 0
T7 3480 213 0 0
T8 46113 0 0 0
T9 6762 0 0 0
T10 67681 0 0 0
T11 327529 518 0 0
T13 51172 0 0 0
T14 0 296 0 0
T15 0 2176 0 0
T16 0 4183 0 0
T22 0 55 0 0
T27 3678 68 0 0
T28 122984 0 0 0
T29 72850 0 0 0
T31 0 6078 0 0
T44 0 1682 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%