Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
21565615 |
0 |
0 |
T1 |
13799 |
12521 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
2802 |
0 |
0 |
T4 |
52970 |
40426 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
1348 |
0 |
0 |
T10 |
67681 |
17420 |
0 |
0 |
T11 |
0 |
82458 |
0 |
0 |
T13 |
0 |
1186 |
0 |
0 |
T14 |
0 |
69593 |
0 |
0 |
T15 |
0 |
54059 |
0 |
0 |
T31 |
0 |
32450 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
21565615 |
0 |
0 |
T1 |
13799 |
12521 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
2802 |
0 |
0 |
T4 |
52970 |
40426 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
1348 |
0 |
0 |
T10 |
67681 |
17420 |
0 |
0 |
T11 |
0 |
82458 |
0 |
0 |
T13 |
0 |
1186 |
0 |
0 |
T14 |
0 |
69593 |
0 |
0 |
T15 |
0 |
54059 |
0 |
0 |
T31 |
0 |
32450 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
22649516 |
0 |
0 |
T1 |
13799 |
13503 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3042 |
0 |
0 |
T4 |
52970 |
41864 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
1386 |
0 |
0 |
T10 |
67681 |
18633 |
0 |
0 |
T11 |
0 |
85877 |
0 |
0 |
T13 |
0 |
1216 |
0 |
0 |
T14 |
0 |
72013 |
0 |
0 |
T15 |
0 |
56544 |
0 |
0 |
T31 |
0 |
33937 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
22649516 |
0 |
0 |
T1 |
13799 |
13503 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3042 |
0 |
0 |
T4 |
52970 |
41864 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
1386 |
0 |
0 |
T10 |
67681 |
18633 |
0 |
0 |
T11 |
0 |
85877 |
0 |
0 |
T13 |
0 |
1216 |
0 |
0 |
T14 |
0 |
72013 |
0 |
0 |
T15 |
0 |
56544 |
0 |
0 |
T31 |
0 |
33937 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
121007914 |
0 |
0 |
T1 |
13799 |
13799 |
0 |
0 |
T2 |
778 |
0 |
0 |
0 |
T3 |
3576 |
3458 |
0 |
0 |
T4 |
52970 |
52766 |
0 |
0 |
T5 |
21696 |
21696 |
0 |
0 |
T6 |
53062 |
0 |
0 |
0 |
T7 |
3480 |
0 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
6762 |
0 |
0 |
T10 |
67681 |
67681 |
0 |
0 |
T11 |
0 |
326359 |
0 |
0 |
T13 |
0 |
50496 |
0 |
0 |
T14 |
0 |
337170 |
0 |
0 |
T15 |
0 |
208124 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T27 |
1 | 0 | 1 | Covered | T6,T7,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T27 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T7,T27 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T27 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T27 |
1 | 0 | Covered | T6,T7,T27 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T27 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T7 |
0 |
0 |
Covered |
T2,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
5487417 |
0 |
0 |
T6 |
53062 |
18964 |
0 |
0 |
T7 |
3480 |
1191 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T11 |
327529 |
0 |
0 |
0 |
T13 |
51172 |
0 |
0 |
0 |
T16 |
0 |
11832 |
0 |
0 |
T22 |
0 |
488 |
0 |
0 |
T23 |
0 |
541 |
0 |
0 |
T25 |
0 |
22036 |
0 |
0 |
T27 |
3678 |
1498 |
0 |
0 |
T28 |
122984 |
0 |
0 |
0 |
T29 |
72850 |
0 |
0 |
0 |
T31 |
0 |
28541 |
0 |
0 |
T59 |
0 |
28620 |
0 |
0 |
T60 |
0 |
1082 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
27635627 |
0 |
0 |
T2 |
778 |
504 |
0 |
0 |
T3 |
3576 |
0 |
0 |
0 |
T4 |
52970 |
0 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
51128 |
0 |
0 |
T7 |
3480 |
3480 |
0 |
0 |
T8 |
46113 |
43584 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T27 |
3678 |
3240 |
0 |
0 |
T28 |
0 |
116792 |
0 |
0 |
T29 |
0 |
69736 |
0 |
0 |
T30 |
0 |
33672 |
0 |
0 |
T31 |
0 |
81640 |
0 |
0 |
T32 |
0 |
936 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
27635627 |
0 |
0 |
T2 |
778 |
504 |
0 |
0 |
T3 |
3576 |
0 |
0 |
0 |
T4 |
52970 |
0 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
51128 |
0 |
0 |
T7 |
3480 |
3480 |
0 |
0 |
T8 |
46113 |
43584 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T27 |
3678 |
3240 |
0 |
0 |
T28 |
0 |
116792 |
0 |
0 |
T29 |
0 |
69736 |
0 |
0 |
T30 |
0 |
33672 |
0 |
0 |
T31 |
0 |
81640 |
0 |
0 |
T32 |
0 |
936 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
27635627 |
0 |
0 |
T2 |
778 |
504 |
0 |
0 |
T3 |
3576 |
0 |
0 |
0 |
T4 |
52970 |
0 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
51128 |
0 |
0 |
T7 |
3480 |
3480 |
0 |
0 |
T8 |
46113 |
43584 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T27 |
3678 |
3240 |
0 |
0 |
T28 |
0 |
116792 |
0 |
0 |
T29 |
0 |
69736 |
0 |
0 |
T30 |
0 |
33672 |
0 |
0 |
T31 |
0 |
81640 |
0 |
0 |
T32 |
0 |
936 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
5487417 |
0 |
0 |
T6 |
53062 |
18964 |
0 |
0 |
T7 |
3480 |
1191 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T11 |
327529 |
0 |
0 |
0 |
T13 |
51172 |
0 |
0 |
0 |
T16 |
0 |
11832 |
0 |
0 |
T22 |
0 |
488 |
0 |
0 |
T23 |
0 |
541 |
0 |
0 |
T25 |
0 |
22036 |
0 |
0 |
T27 |
3678 |
1498 |
0 |
0 |
T28 |
122984 |
0 |
0 |
0 |
T29 |
72850 |
0 |
0 |
0 |
T31 |
0 |
28541 |
0 |
0 |
T59 |
0 |
28620 |
0 |
0 |
T60 |
0 |
1082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T7,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T7,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T7 |
0 |
0 |
Covered |
T2,T6,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
176343 |
0 |
0 |
T6 |
53062 |
604 |
0 |
0 |
T7 |
3480 |
39 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T11 |
327529 |
0 |
0 |
0 |
T13 |
51172 |
0 |
0 |
0 |
T16 |
0 |
379 |
0 |
0 |
T22 |
0 |
16 |
0 |
0 |
T23 |
0 |
17 |
0 |
0 |
T25 |
0 |
711 |
0 |
0 |
T27 |
3678 |
47 |
0 |
0 |
T28 |
122984 |
0 |
0 |
0 |
T29 |
72850 |
0 |
0 |
0 |
T31 |
0 |
915 |
0 |
0 |
T59 |
0 |
923 |
0 |
0 |
T60 |
0 |
35 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
27635627 |
0 |
0 |
T2 |
778 |
504 |
0 |
0 |
T3 |
3576 |
0 |
0 |
0 |
T4 |
52970 |
0 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
51128 |
0 |
0 |
T7 |
3480 |
3480 |
0 |
0 |
T8 |
46113 |
43584 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T27 |
3678 |
3240 |
0 |
0 |
T28 |
0 |
116792 |
0 |
0 |
T29 |
0 |
69736 |
0 |
0 |
T30 |
0 |
33672 |
0 |
0 |
T31 |
0 |
81640 |
0 |
0 |
T32 |
0 |
936 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
27635627 |
0 |
0 |
T2 |
778 |
504 |
0 |
0 |
T3 |
3576 |
0 |
0 |
0 |
T4 |
52970 |
0 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
51128 |
0 |
0 |
T7 |
3480 |
3480 |
0 |
0 |
T8 |
46113 |
43584 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T27 |
3678 |
3240 |
0 |
0 |
T28 |
0 |
116792 |
0 |
0 |
T29 |
0 |
69736 |
0 |
0 |
T30 |
0 |
33672 |
0 |
0 |
T31 |
0 |
81640 |
0 |
0 |
T32 |
0 |
936 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
27635627 |
0 |
0 |
T2 |
778 |
504 |
0 |
0 |
T3 |
3576 |
0 |
0 |
0 |
T4 |
52970 |
0 |
0 |
0 |
T5 |
21696 |
0 |
0 |
0 |
T6 |
53062 |
51128 |
0 |
0 |
T7 |
3480 |
3480 |
0 |
0 |
T8 |
46113 |
43584 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T27 |
3678 |
3240 |
0 |
0 |
T28 |
0 |
116792 |
0 |
0 |
T29 |
0 |
69736 |
0 |
0 |
T30 |
0 |
33672 |
0 |
0 |
T31 |
0 |
81640 |
0 |
0 |
T32 |
0 |
936 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149972786 |
176343 |
0 |
0 |
T6 |
53062 |
604 |
0 |
0 |
T7 |
3480 |
39 |
0 |
0 |
T8 |
46113 |
0 |
0 |
0 |
T9 |
6762 |
0 |
0 |
0 |
T10 |
67681 |
0 |
0 |
0 |
T11 |
327529 |
0 |
0 |
0 |
T13 |
51172 |
0 |
0 |
0 |
T16 |
0 |
379 |
0 |
0 |
T22 |
0 |
16 |
0 |
0 |
T23 |
0 |
17 |
0 |
0 |
T25 |
0 |
711 |
0 |
0 |
T27 |
3678 |
47 |
0 |
0 |
T28 |
122984 |
0 |
0 |
0 |
T29 |
72850 |
0 |
0 |
0 |
T31 |
0 |
915 |
0 |
0 |
T59 |
0 |
923 |
0 |
0 |
T60 |
0 |
35 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
3309463 |
0 |
0 |
T1 |
71991 |
832 |
0 |
0 |
T2 |
4863 |
0 |
0 |
0 |
T3 |
22587 |
832 |
0 |
0 |
T4 |
321724 |
832 |
0 |
0 |
T5 |
162923 |
3669 |
0 |
0 |
T6 |
427224 |
0 |
0 |
0 |
T7 |
12687 |
0 |
0 |
0 |
T8 |
19888 |
0 |
0 |
0 |
T9 |
7055 |
833 |
0 |
0 |
T10 |
413621 |
832 |
0 |
0 |
T11 |
0 |
7064 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
7488 |
0 |
0 |
T15 |
0 |
2496 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
484367275 |
0 |
0 |
T1 |
71991 |
71898 |
0 |
0 |
T2 |
4863 |
4788 |
0 |
0 |
T3 |
22587 |
22512 |
0 |
0 |
T4 |
321724 |
321647 |
0 |
0 |
T5 |
162923 |
162855 |
0 |
0 |
T6 |
427224 |
427147 |
0 |
0 |
T7 |
12687 |
12600 |
0 |
0 |
T8 |
19888 |
19828 |
0 |
0 |
T9 |
7055 |
6969 |
0 |
0 |
T10 |
413621 |
413526 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
484367275 |
0 |
0 |
T1 |
71991 |
71898 |
0 |
0 |
T2 |
4863 |
4788 |
0 |
0 |
T3 |
22587 |
22512 |
0 |
0 |
T4 |
321724 |
321647 |
0 |
0 |
T5 |
162923 |
162855 |
0 |
0 |
T6 |
427224 |
427147 |
0 |
0 |
T7 |
12687 |
12600 |
0 |
0 |
T8 |
19888 |
19828 |
0 |
0 |
T9 |
7055 |
6969 |
0 |
0 |
T10 |
413621 |
413526 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
484367275 |
0 |
0 |
T1 |
71991 |
71898 |
0 |
0 |
T2 |
4863 |
4788 |
0 |
0 |
T3 |
22587 |
22512 |
0 |
0 |
T4 |
321724 |
321647 |
0 |
0 |
T5 |
162923 |
162855 |
0 |
0 |
T6 |
427224 |
427147 |
0 |
0 |
T7 |
12687 |
12600 |
0 |
0 |
T8 |
19888 |
19828 |
0 |
0 |
T9 |
7055 |
6969 |
0 |
0 |
T10 |
413621 |
413526 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
3309463 |
0 |
0 |
T1 |
71991 |
832 |
0 |
0 |
T2 |
4863 |
0 |
0 |
0 |
T3 |
22587 |
832 |
0 |
0 |
T4 |
321724 |
832 |
0 |
0 |
T5 |
162923 |
3669 |
0 |
0 |
T6 |
427224 |
0 |
0 |
0 |
T7 |
12687 |
0 |
0 |
0 |
T8 |
19888 |
0 |
0 |
0 |
T9 |
7055 |
833 |
0 |
0 |
T10 |
413621 |
832 |
0 |
0 |
T11 |
0 |
7064 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
7488 |
0 |
0 |
T15 |
0 |
2496 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
484367275 |
0 |
0 |
T1 |
71991 |
71898 |
0 |
0 |
T2 |
4863 |
4788 |
0 |
0 |
T3 |
22587 |
22512 |
0 |
0 |
T4 |
321724 |
321647 |
0 |
0 |
T5 |
162923 |
162855 |
0 |
0 |
T6 |
427224 |
427147 |
0 |
0 |
T7 |
12687 |
12600 |
0 |
0 |
T8 |
19888 |
19828 |
0 |
0 |
T9 |
7055 |
6969 |
0 |
0 |
T10 |
413621 |
413526 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
484367275 |
0 |
0 |
T1 |
71991 |
71898 |
0 |
0 |
T2 |
4863 |
4788 |
0 |
0 |
T3 |
22587 |
22512 |
0 |
0 |
T4 |
321724 |
321647 |
0 |
0 |
T5 |
162923 |
162855 |
0 |
0 |
T6 |
427224 |
427147 |
0 |
0 |
T7 |
12687 |
12600 |
0 |
0 |
T8 |
19888 |
19828 |
0 |
0 |
T9 |
7055 |
6969 |
0 |
0 |
T10 |
413621 |
413526 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
484367275 |
0 |
0 |
T1 |
71991 |
71898 |
0 |
0 |
T2 |
4863 |
4788 |
0 |
0 |
T3 |
22587 |
22512 |
0 |
0 |
T4 |
321724 |
321647 |
0 |
0 |
T5 |
162923 |
162855 |
0 |
0 |
T6 |
427224 |
427147 |
0 |
0 |
T7 |
12687 |
12600 |
0 |
0 |
T8 |
19888 |
19828 |
0 |
0 |
T9 |
7055 |
6969 |
0 |
0 |
T10 |
413621 |
413526 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484453657 |
0 |
0 |
0 |