Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T8,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T3,T8,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T8,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T8,T9 |
| 0 |
0 |
Covered |
T3,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T8,T9 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
24489735 |
0 |
0 |
| T3 |
106048 |
3852 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
15507 |
0 |
0 |
| T9 |
55837 |
2659 |
0 |
0 |
| T10 |
17208 |
16167 |
0 |
0 |
| T11 |
271852 |
48608 |
0 |
0 |
| T12 |
270363 |
13095 |
0 |
0 |
| T13 |
498976 |
76123 |
0 |
0 |
| T15 |
0 |
203541 |
0 |
0 |
| T16 |
0 |
184716 |
0 |
0 |
| T33 |
0 |
7840 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
24489735 |
0 |
0 |
| T3 |
106048 |
3852 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
15507 |
0 |
0 |
| T9 |
55837 |
2659 |
0 |
0 |
| T10 |
17208 |
16167 |
0 |
0 |
| T11 |
271852 |
48608 |
0 |
0 |
| T12 |
270363 |
13095 |
0 |
0 |
| T13 |
498976 |
76123 |
0 |
0 |
| T15 |
0 |
203541 |
0 |
0 |
| T16 |
0 |
184716 |
0 |
0 |
| T33 |
0 |
7840 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | 1 | Covered | T3,T8,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T8,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T3,T8,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T8,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T8,T9 |
| 0 |
0 |
Covered |
T3,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T8,T9 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
25750277 |
0 |
0 |
| T3 |
106048 |
4104 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16386 |
0 |
0 |
| T9 |
55837 |
2843 |
0 |
0 |
| T10 |
17208 |
16952 |
0 |
0 |
| T11 |
271852 |
50458 |
0 |
0 |
| T12 |
270363 |
13511 |
0 |
0 |
| T13 |
498976 |
79154 |
0 |
0 |
| T15 |
0 |
214362 |
0 |
0 |
| T16 |
0 |
193923 |
0 |
0 |
| T33 |
0 |
8216 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
25750277 |
0 |
0 |
| T3 |
106048 |
4104 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16386 |
0 |
0 |
| T9 |
55837 |
2843 |
0 |
0 |
| T10 |
17208 |
16952 |
0 |
0 |
| T11 |
271852 |
50458 |
0 |
0 |
| T12 |
270363 |
13511 |
0 |
0 |
| T13 |
498976 |
79154 |
0 |
0 |
| T15 |
0 |
214362 |
0 |
0 |
| T16 |
0 |
193923 |
0 |
0 |
| T33 |
0 |
8216 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T8,T9 |
| 0 |
0 |
Covered |
T3,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
130508809 |
0 |
0 |
| T3 |
106048 |
105844 |
0 |
0 |
| T4 |
2541 |
0 |
0 |
0 |
| T5 |
8680 |
0 |
0 |
0 |
| T7 |
77100 |
0 |
0 |
0 |
| T8 |
16674 |
16674 |
0 |
0 |
| T9 |
55837 |
55012 |
0 |
0 |
| T10 |
17208 |
17208 |
0 |
0 |
| T11 |
271852 |
270505 |
0 |
0 |
| T12 |
270363 |
267639 |
0 |
0 |
| T13 |
498976 |
497415 |
0 |
0 |
| T14 |
0 |
13744 |
0 |
0 |
| T15 |
0 |
919374 |
0 |
0 |
| T16 |
0 |
874997 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
6236170 |
0 |
0 |
| T2 |
2696 |
866 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
618 |
0 |
0 |
| T5 |
8680 |
3318 |
0 |
0 |
| T7 |
77100 |
22859 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
0 |
0 |
0 |
| T15 |
0 |
63554 |
0 |
0 |
| T16 |
0 |
128177 |
0 |
0 |
| T17 |
0 |
85256 |
0 |
0 |
| T24 |
0 |
48321 |
0 |
0 |
| T25 |
0 |
2019 |
0 |
0 |
| T31 |
0 |
34314 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
29276689 |
0 |
0 |
| T2 |
2696 |
2696 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
2368 |
0 |
0 |
| T5 |
8680 |
8680 |
0 |
0 |
| T7 |
77100 |
73088 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
3 |
0 |
0 |
| T15 |
0 |
192947 |
0 |
0 |
| T16 |
0 |
333048 |
0 |
0 |
| T17 |
0 |
873952 |
0 |
0 |
| T23 |
0 |
59760 |
0 |
0 |
| T24 |
0 |
105976 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
29276689 |
0 |
0 |
| T2 |
2696 |
2696 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
2368 |
0 |
0 |
| T5 |
8680 |
8680 |
0 |
0 |
| T7 |
77100 |
73088 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
3 |
0 |
0 |
| T15 |
0 |
192947 |
0 |
0 |
| T16 |
0 |
333048 |
0 |
0 |
| T17 |
0 |
873952 |
0 |
0 |
| T23 |
0 |
59760 |
0 |
0 |
| T24 |
0 |
105976 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
29276689 |
0 |
0 |
| T2 |
2696 |
2696 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
2368 |
0 |
0 |
| T5 |
8680 |
8680 |
0 |
0 |
| T7 |
77100 |
73088 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
3 |
0 |
0 |
| T15 |
0 |
192947 |
0 |
0 |
| T16 |
0 |
333048 |
0 |
0 |
| T17 |
0 |
873952 |
0 |
0 |
| T23 |
0 |
59760 |
0 |
0 |
| T24 |
0 |
105976 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
6236170 |
0 |
0 |
| T2 |
2696 |
866 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
618 |
0 |
0 |
| T5 |
8680 |
3318 |
0 |
0 |
| T7 |
77100 |
22859 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
0 |
0 |
0 |
| T15 |
0 |
63554 |
0 |
0 |
| T16 |
0 |
128177 |
0 |
0 |
| T17 |
0 |
85256 |
0 |
0 |
| T24 |
0 |
48321 |
0 |
0 |
| T25 |
0 |
2019 |
0 |
0 |
| T31 |
0 |
34314 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
200461 |
0 |
0 |
| T2 |
2696 |
28 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
20 |
0 |
0 |
| T5 |
8680 |
108 |
0 |
0 |
| T7 |
77100 |
734 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
0 |
0 |
0 |
| T15 |
0 |
2054 |
0 |
0 |
| T16 |
0 |
4130 |
0 |
0 |
| T17 |
0 |
2738 |
0 |
0 |
| T24 |
0 |
1560 |
0 |
0 |
| T25 |
0 |
65 |
0 |
0 |
| T31 |
0 |
1104 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
29276689 |
0 |
0 |
| T2 |
2696 |
2696 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
2368 |
0 |
0 |
| T5 |
8680 |
8680 |
0 |
0 |
| T7 |
77100 |
73088 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
3 |
0 |
0 |
| T15 |
0 |
192947 |
0 |
0 |
| T16 |
0 |
333048 |
0 |
0 |
| T17 |
0 |
873952 |
0 |
0 |
| T23 |
0 |
59760 |
0 |
0 |
| T24 |
0 |
105976 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
29276689 |
0 |
0 |
| T2 |
2696 |
2696 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
2368 |
0 |
0 |
| T5 |
8680 |
8680 |
0 |
0 |
| T7 |
77100 |
73088 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
3 |
0 |
0 |
| T15 |
0 |
192947 |
0 |
0 |
| T16 |
0 |
333048 |
0 |
0 |
| T17 |
0 |
873952 |
0 |
0 |
| T23 |
0 |
59760 |
0 |
0 |
| T24 |
0 |
105976 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
29276689 |
0 |
0 |
| T2 |
2696 |
2696 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
2368 |
0 |
0 |
| T5 |
8680 |
8680 |
0 |
0 |
| T7 |
77100 |
73088 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
3 |
0 |
0 |
| T15 |
0 |
192947 |
0 |
0 |
| T16 |
0 |
333048 |
0 |
0 |
| T17 |
0 |
873952 |
0 |
0 |
| T23 |
0 |
59760 |
0 |
0 |
| T24 |
0 |
105976 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161217421 |
200461 |
0 |
0 |
| T2 |
2696 |
28 |
0 |
0 |
| T3 |
106048 |
0 |
0 |
0 |
| T4 |
2541 |
20 |
0 |
0 |
| T5 |
8680 |
108 |
0 |
0 |
| T7 |
77100 |
734 |
0 |
0 |
| T8 |
16674 |
0 |
0 |
0 |
| T9 |
55837 |
0 |
0 |
0 |
| T10 |
17208 |
0 |
0 |
0 |
| T11 |
271852 |
0 |
0 |
0 |
| T12 |
270363 |
0 |
0 |
0 |
| T15 |
0 |
2054 |
0 |
0 |
| T16 |
0 |
4130 |
0 |
0 |
| T17 |
0 |
2738 |
0 |
0 |
| T24 |
0 |
1560 |
0 |
0 |
| T25 |
0 |
65 |
0 |
0 |
| T31 |
0 |
1104 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T8,T9,T10 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T8,T9 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T8,T9 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
3174670 |
0 |
0 |
| T3 |
852048 |
832 |
0 |
0 |
| T4 |
19252 |
0 |
0 |
0 |
| T5 |
18945 |
0 |
0 |
0 |
| T6 |
5157 |
0 |
0 |
0 |
| T7 |
387849 |
0 |
0 |
0 |
| T8 |
15785 |
832 |
0 |
0 |
| T9 |
184322 |
1664 |
0 |
0 |
| T10 |
9171 |
832 |
0 |
0 |
| T11 |
224332 |
21377 |
0 |
0 |
| T12 |
601515 |
6656 |
0 |
0 |
| T13 |
0 |
6656 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T15 |
0 |
22936 |
0 |
0 |
| T16 |
0 |
19454 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
491060458 |
0 |
0 |
| T1 |
989 |
935 |
0 |
0 |
| T2 |
4608 |
4513 |
0 |
0 |
| T3 |
852048 |
851955 |
0 |
0 |
| T4 |
19252 |
19156 |
0 |
0 |
| T5 |
18945 |
18847 |
0 |
0 |
| T6 |
5157 |
4912 |
0 |
0 |
| T7 |
387849 |
387785 |
0 |
0 |
| T8 |
15785 |
15707 |
0 |
0 |
| T9 |
184322 |
184243 |
0 |
0 |
| T10 |
9171 |
9071 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
491060458 |
0 |
0 |
| T1 |
989 |
935 |
0 |
0 |
| T2 |
4608 |
4513 |
0 |
0 |
| T3 |
852048 |
851955 |
0 |
0 |
| T4 |
19252 |
19156 |
0 |
0 |
| T5 |
18945 |
18847 |
0 |
0 |
| T6 |
5157 |
4912 |
0 |
0 |
| T7 |
387849 |
387785 |
0 |
0 |
| T8 |
15785 |
15707 |
0 |
0 |
| T9 |
184322 |
184243 |
0 |
0 |
| T10 |
9171 |
9071 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
491060458 |
0 |
0 |
| T1 |
989 |
935 |
0 |
0 |
| T2 |
4608 |
4513 |
0 |
0 |
| T3 |
852048 |
851955 |
0 |
0 |
| T4 |
19252 |
19156 |
0 |
0 |
| T5 |
18945 |
18847 |
0 |
0 |
| T6 |
5157 |
4912 |
0 |
0 |
| T7 |
387849 |
387785 |
0 |
0 |
| T8 |
15785 |
15707 |
0 |
0 |
| T9 |
184322 |
184243 |
0 |
0 |
| T10 |
9171 |
9071 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
3174670 |
0 |
0 |
| T3 |
852048 |
832 |
0 |
0 |
| T4 |
19252 |
0 |
0 |
0 |
| T5 |
18945 |
0 |
0 |
0 |
| T6 |
5157 |
0 |
0 |
0 |
| T7 |
387849 |
0 |
0 |
0 |
| T8 |
15785 |
832 |
0 |
0 |
| T9 |
184322 |
1664 |
0 |
0 |
| T10 |
9171 |
832 |
0 |
0 |
| T11 |
224332 |
21377 |
0 |
0 |
| T12 |
601515 |
6656 |
0 |
0 |
| T13 |
0 |
6656 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T15 |
0 |
22936 |
0 |
0 |
| T16 |
0 |
19454 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
491060458 |
0 |
0 |
| T1 |
989 |
935 |
0 |
0 |
| T2 |
4608 |
4513 |
0 |
0 |
| T3 |
852048 |
851955 |
0 |
0 |
| T4 |
19252 |
19156 |
0 |
0 |
| T5 |
18945 |
18847 |
0 |
0 |
| T6 |
5157 |
4912 |
0 |
0 |
| T7 |
387849 |
387785 |
0 |
0 |
| T8 |
15785 |
15707 |
0 |
0 |
| T9 |
184322 |
184243 |
0 |
0 |
| T10 |
9171 |
9071 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
491060458 |
0 |
0 |
| T1 |
989 |
935 |
0 |
0 |
| T2 |
4608 |
4513 |
0 |
0 |
| T3 |
852048 |
851955 |
0 |
0 |
| T4 |
19252 |
19156 |
0 |
0 |
| T5 |
18945 |
18847 |
0 |
0 |
| T6 |
5157 |
4912 |
0 |
0 |
| T7 |
387849 |
387785 |
0 |
0 |
| T8 |
15785 |
15707 |
0 |
0 |
| T9 |
184322 |
184243 |
0 |
0 |
| T10 |
9171 |
9071 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
491060458 |
0 |
0 |
| T1 |
989 |
935 |
0 |
0 |
| T2 |
4608 |
4513 |
0 |
0 |
| T3 |
852048 |
851955 |
0 |
0 |
| T4 |
19252 |
19156 |
0 |
0 |
| T5 |
18945 |
18847 |
0 |
0 |
| T6 |
5157 |
4912 |
0 |
0 |
| T7 |
387849 |
387785 |
0 |
0 |
| T8 |
15785 |
15707 |
0 |
0 |
| T9 |
184322 |
184243 |
0 |
0 |
| T10 |
9171 |
9071 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
491149234 |
0 |
0 |
0 |