Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
468113955 |
468106971 |
0 |
0 |
|
selKnown1 |
155902211 |
155901408 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
468113955 |
468106971 |
0 |
0 |
| T1 |
11 |
9 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
1731 |
1727 |
0 |
0 |
| T4 |
1065 |
1059 |
0 |
0 |
| T5 |
354414 |
354410 |
0 |
0 |
| T6 |
3531 |
3527 |
0 |
0 |
| T7 |
139509 |
139503 |
0 |
0 |
| T8 |
158466 |
158460 |
0 |
0 |
| T9 |
10713 |
10707 |
0 |
0 |
| T10 |
6252 |
6246 |
0 |
0 |
| T11 |
202246 |
202245 |
0 |
0 |
| T12 |
1313099 |
1313096 |
0 |
0 |
| T13 |
86 |
127 |
0 |
0 |
| T14 |
16 |
22 |
0 |
0 |
| T15 |
31 |
30 |
0 |
0 |
| T16 |
9 |
15 |
0 |
0 |
| T17 |
13 |
22 |
0 |
0 |
| T18 |
15 |
13 |
0 |
0 |
| T19 |
0 |
15 |
0 |
0 |
| T20 |
0 |
30 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T22 |
0 |
10 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
155902211 |
155901408 |
0 |
0 |
| T3 |
576 |
575 |
0 |
0 |
| T4 |
352 |
351 |
0 |
0 |
| T5 |
118137 |
118136 |
0 |
0 |
| T6 |
1176 |
1175 |
0 |
0 |
| T7 |
46476 |
46475 |
0 |
0 |
| T8 |
52805 |
52804 |
0 |
0 |
| T9 |
3568 |
3567 |
0 |
0 |
| T10 |
2082 |
2081 |
0 |
0 |
| T11 |
67412 |
67411 |
0 |
0 |
| T12 |
437699 |
437698 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
155902211 |
155901408 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
155902211 |
155901408 |
0 |
0 |
| T3 |
576 |
575 |
0 |
0 |
| T4 |
352 |
351 |
0 |
0 |
| T5 |
118137 |
118136 |
0 |
0 |
| T6 |
1176 |
1175 |
0 |
0 |
| T7 |
46476 |
46475 |
0 |
0 |
| T8 |
52805 |
52804 |
0 |
0 |
| T9 |
3568 |
3567 |
0 |
0 |
| T10 |
2082 |
2081 |
0 |
0 |
| T11 |
67412 |
67411 |
0 |
0 |
| T12 |
437699 |
437698 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
155903150 |
155902194 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
155903150 |
155902194 |
0 |
0 |
| T3 |
577 |
576 |
0 |
0 |
| T4 |
353 |
352 |
0 |
0 |
| T5 |
118138 |
118137 |
0 |
0 |
| T6 |
1177 |
1176 |
0 |
0 |
| T7 |
46477 |
46476 |
0 |
0 |
| T8 |
52806 |
52805 |
0 |
0 |
| T9 |
3569 |
3568 |
0 |
0 |
| T10 |
2083 |
2082 |
0 |
0 |
| T11 |
67413 |
67412 |
0 |
0 |
| T12 |
437700 |
437699 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T4,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
65941 |
64985 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
65941 |
64985 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
3 |
2 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
17 |
16 |
0 |
0 |
| T9 |
3 |
2 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T13 |
0 |
43 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T16 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T4,T7 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T4,T7 |
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
64985 |
64324 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64985 |
64324 |
0 |
0 |
| T1 |
5 |
4 |
0 |
0 |
| T4 |
2 |
1 |
0 |
0 |
| T7 |
26 |
25 |
0 |
0 |
| T8 |
16 |
15 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
4 |
3 |
0 |
0 |
| T13 |
43 |
42 |
0 |
0 |
| T14 |
8 |
7 |
0 |
0 |
| T16 |
8 |
7 |
0 |
0 |
| T17 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T7,T8 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T7,T8 |
Assert Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
64215 |
63611 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64215 |
63611 |
0 |
0 |
| T4 |
2 |
1 |
0 |
0 |
| T7 |
26 |
25 |
0 |
0 |
| T8 |
16 |
15 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
4 |
3 |
0 |
0 |
| T13 |
43 |
42 |
0 |
0 |
| T14 |
8 |
7 |
0 |
0 |
| T17 |
12 |
11 |
0 |
0 |
| T18 |
14 |
13 |
0 |
0 |
| T19 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
69979 |
69596 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
69979 |
69596 |
0 |
0 |
| T1 |
5 |
4 |
0 |
0 |
| T3 |
8 |
7 |
0 |
0 |
| T5 |
515 |
514 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T12 |
561 |
560 |
0 |
0 |
| T16 |
5 |
4 |
0 |
0 |
| T21 |
375 |
374 |
0 |
0 |
| T24 |
12 |
11 |
0 |
0 |
| T26 |
141 |
140 |
0 |
0 |
| T27 |
455 |
454 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T6 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
69184 |
68858 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
69184 |
68858 |
0 |
0 |
| T3 |
8 |
7 |
0 |
0 |
| T5 |
515 |
514 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T12 |
561 |
560 |
0 |
0 |
| T21 |
370 |
369 |
0 |
0 |
| T24 |
12 |
11 |
0 |
0 |
| T26 |
141 |
140 |
0 |
0 |
| T27 |
455 |
454 |
0 |
0 |
| T28 |
10 |
9 |
0 |
0 |
| T29 |
80 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T5 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
69979 |
69596 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
69979 |
69596 |
0 |
0 |
| T1 |
5 |
4 |
0 |
0 |
| T3 |
8 |
7 |
0 |
0 |
| T5 |
515 |
514 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T12 |
561 |
560 |
0 |
0 |
| T16 |
5 |
4 |
0 |
0 |
| T21 |
375 |
374 |
0 |
0 |
| T24 |
12 |
11 |
0 |
0 |
| T26 |
141 |
140 |
0 |
0 |
| T27 |
455 |
454 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1161 |
205 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1161 |
205 |
0 |
0 |
| T15 |
31 |
30 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
0 |
30 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T22 |
0 |
10 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T30 |
0 |
20 |
0 |
0 |
| T31 |
0 |
20 |
0 |
0 |
| T32 |
0 |
3 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
155903150 |
155902194 |
0 |
0 |
|
selKnown1 |
155902211 |
155901408 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
155903150 |
155902194 |
0 |
0 |
| T3 |
577 |
576 |
0 |
0 |
| T4 |
353 |
352 |
0 |
0 |
| T5 |
118138 |
118137 |
0 |
0 |
| T6 |
1177 |
1176 |
0 |
0 |
| T7 |
46477 |
46476 |
0 |
0 |
| T8 |
52806 |
52805 |
0 |
0 |
| T9 |
3569 |
3568 |
0 |
0 |
| T10 |
2083 |
2082 |
0 |
0 |
| T11 |
67413 |
67412 |
0 |
0 |
| T12 |
437700 |
437699 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
155902211 |
155901408 |
0 |
0 |
| T3 |
576 |
575 |
0 |
0 |
| T4 |
352 |
351 |
0 |
0 |
| T5 |
118137 |
118136 |
0 |
0 |
| T6 |
1176 |
1175 |
0 |
0 |
| T7 |
46476 |
46475 |
0 |
0 |
| T8 |
52805 |
52804 |
0 |
0 |
| T9 |
3568 |
3567 |
0 |
0 |
| T10 |
2082 |
2081 |
0 |
0 |
| T11 |
67412 |
67411 |
0 |
0 |
| T12 |
437699 |
437698 |
0 |
0 |